

#### **FEATURES**

## ■ ARM720T processor

- ARM7TDMI CPU
- 8 Kbytes of four-way set-associative cache
- MMU with 64-entry TLB (translation look-aside buffer)
- Write Buffer
- Thumb code support enabled

# ■ Dynamically programmable clock speeds of 18, 36, 49, and 74 MHz at 2.5 V

## ■ MaverickKey IDs

- 32-bit unique SDMI ID
- 128-bit random ID

## Ultra low power

- Designed for applications that require long battery life while using standard AA/AAA batteries or rechargeable cells
- Typical power numbers
  - 90 mW at 74 MHz in the Operating State
  - 30 mW at 18 MHz in the Operating State
  - 10 mW in the Idle State (clock to the CPU stopped, everything else running)
  - <1 mW in the Standby State (real-time clock "on," everything else stopped)

# High-Performance, Low-Power System on Chip with SDRAM and MaverickKey<sup>™</sup> Unique IDs

## **OVERVIEW**

The Maverick<sup>™</sup> EP7312 is designed for ultra-low-power applications such as PDAs, two-way pagers, smart cellular phones or any hand-held device that features the added capability of digital audio decompression. The core-logic functionality of the device is built around an ARM720T processor with 8 Kbytes of four-way set-associative unified cache and a write buffer. Incorporated into the ARM720T is an enhanced memory management unit (MMU) which allows for support of sophisticated operating systems like Microsoft<sup>®</sup> Windows CE.

The EP7312 also includes a 32-bit real-time clock and comparator. (Continued on Page 3)

# **Functional Block Diagram**





# Features (cont.)

# Advanced audio decoder / decompression capability

- Allows for support of multiple audio decompression algorithms
- Supports MPEG 1, 2, and 2.5 layer 3 audio decoding, including ISO compliant MPEG 1 and 2 layer 3 support for all standard sample rates and bit rates
- Supports bit streams with adaptive bit rates
- Improved DAI (Digital Audio Interface) providing glueless interface to low-power DACs, ADCs, and CODECs

#### SDRAM controller

- Supports two memory banks of up 256 Mbits in size
- SDRAM memory interface is programmable from 4 to 32 bits wide.

### **■** LCD controller

- Interfaces directly to a single-scan panel monochrome or color STN LCD
- Panel width size is programmable from 32 to 1024 pixels in 16-pixel increments
- Video frame buffer size programmable up to 128 kbytes
- Bits per pixel of 1, 2, or 4 bits

#### ■ Memory controller

- Decodes up to 6 separate memory segments of up to 256 Mbytes each
- Each segment can be configured as 8, 16, or 32 bits wide and supports page-mode access
- Programmable access time for conventional ROM / SRAM / FLASH memory
- Supports Removable FLASH card interface
- Enables connection to removable FLASH card for addition of expansion FLASH memory modules
- 48 kbytes (0x9600) of on-chip SRAM for fast program execution and / or as a frame buffer
- Synchronous serial interface

- ADC (SSI) Interface: Master mode only; SPI<sup>®</sup> and Microwire1<sup>®</sup>-compatible (128 kbits/s operation)
- On-chip ROM; for manufacturing support

#### ■ 27-bits of general-purpose I/O

- Three 8-bit and one 3-bit GPIO port
- Supports scanning keyboard matrix

## **■** Two UARTs (16550 type)

- Supports bit rates up to 115.2 kbits/s
- Contains two 16-byte FIFOs for TX and RX
- UART1 supports modem control signals

#### ■ SIR (up to 115.2 kbits/s infrared encoder / decoder

 IrDA (Infrared Data Association) SIR protocol encoder / decoder

#### ■ DC-to-DC converter interface (PWM)

- Provides two 96 kHz clock outputs with programmable duty ratio (from 1-in-16 to 15-in-16) that can be used to drive a DC to DC converter
- Two timer counters
- Available in 208-pin LQFP or 256-ball PBGA packages
- Evaluation kit available with BOM, schematics, sample code, and design database
- Support for up to two ultra-low-power CL-PS6700 PC Card controllers
- Dedicated LED flasher pin from the RTC
- Full JTAG boundary scan and Embedded ICE® support
- Commercial and industrial operating temperature range versions
- The EP7312 is optimized for low power dissipation and is fabricated on a fully static 0.25 micron CMOS process.

# **Contacting Cirrus Logic Support**

For a complete listing of Direct Sales, Distributor, and Sales Representative contacts, visit the Cirrus Logic web site at: http://www.cirrus.com/corporate/contacts/

Preliminary product information describes products which are in production, but for which full characterization data is not yet available. Advance product information describes products which are in development and subject to development changes. Cirrus Logic, Inc. has made best efforts to ensure that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). No responsibility is assumed by Cirrus Logic, Inc. for the use of this information, nor for infringements of patents or other rights of third parties. This document is the property of Cirrus Logic, Inc. and implies no license under patents, copyrights, trademarks, or trade secrets. No part of this publication may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or other printout or electronic files may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Furthermore, no part of this publication may be used as a basis for manufacture or sale of any items without the prior written consent of Cirrus Logic, Inc. The names of products of Cirrus Logic, Inc. or other vendors and suppliers appearing in this document may be trademarks or service marks of their respective owners which may be registered in some jurisdictions. A list of Cirrus Logic, Inc. trademarks and service marks can be found at http://www.cirrus.com.

DS508PB1 2



# **OVERVIEW** (cont.)

# **Power Management**

The EP7312 is designed for ultra-low-power operation. Its core operates at only 2.5 V, while its I/O has an operation range of 2.5 V–3.3 V. The device has three basic power states:

**Operating** — This state is the full performance state. All the clocks and peripheral logic are enabled.

**Idle** — This state is the same as the Operating State, except the CPU clock is halted while waiting for an event such as a key press.

**Standby** — This state is equivalent to the computer being switched off (no display), and the main oscillator shut down. An event such as a key press can wake-up the processor.

# **MaverickKey**<sup>TM</sup> **Unique ID**

MaverickKey unique hardware programmed IDs are a solution to the growing concern over secure web content and commerce. With Internet security playing an important role in the delivery of digital media such as books or music, traditional software methods are quickly becoming unreliable. The MaverickKey unique IDs provide OEMs with a method of utilizing specific hardware IDs such as those assigned for SDMI (Secure Digital Music Initiative) or any other authentication mechanism.

Both a specific 32-bit ID as well as a 128-bit random ID is programmed into the EP7312 through the use of laser probing technology. These IDs can then be used to match secure copyrighted content with the ID of the target device the EP7312 is powering, and then deliver the copyrighted information over a secure connection. In addition, secure transactions can benefit by also matching device IDs to server IDs. MaverickKey IDs provide a level of hardware security required for today's Internet appliances.

## **Memory Interfaces**

There are two main external memory interfaces. The first one is the ROM / SRAM / FLASH-style interface that has programmable wait-state timings and includes burst-mode capability, with eight chip selects decoding six 256 Mbyte sections of addressable space. For maximum flexibility, each bank can be specified to be 8-, 16-, or 32-bits wide. This allows the use of 8-bit-wide boot ROM options to minimize overall system cost. The on-chip boot ROM can be used in product manufacturing to serially download system code into system FLASH memory. To further minimize system memory requirements and cost, the ARM Thumb' instruction set is supported, providing for the use of high-speed 32-bit operations in 16-bit op-codes and yielding industry-leading code density.

The second is the programmable 4- or 32-bit-wide SDRAM interface that allows direct connection of up to two banks of SDRAM, each bank containing up to 256 Mbits. To assure the lowest possible power consumption, the EP7312 supports self-refresh DRAMs, which are placed in a low-power state by the device when it enters the low-power Standby State.

A DMA address generator is also provided that fetches video display data for the LCD controller from main SDRAM memory. The display frame buffer start address is programmable. In addition, the built-in LCD controller can utilize external or internal SRAM for memory, thus eliminating the need for SDRAMs.

# **Digital Audio Capability**

The EP7312 uses its powerful 32-bit RISC processing engine to implement audio decompression algorithms in software. The nature of the on-board RISC processor and the availability of efficient C-compilers and other software development tools, ensures that a wide range of audio decompression algorithms can easily be ported to and run on the EP7312.

#### Serial Interfaces

The EP7312 includes two 16550-type UARTs for RS-232 serial communications, both of which have two 16-byte FIFOs for receiving and transmitting data. The UARTs support bit rates up to 115.2 kbits/s. An IrDA SIR protocol encoder / decoder can be optionally switched into the RX / TX signals to / from one of the UARTs to enable these signals to drive an infrared communication interface directly.

# Improved Digital Audio Interface (DAI)

The EP7312 integrates an interface to enable a direct connection to many low cost, low power, high quality audio converters. In particular, the DAI can directly interface with the Crystal CS43L41 / 42 / 43 low-power audio DACs and the Crystal CS53L32 low-power ADC. Some of these devices feature digital bass and treble boost, digital volume control and compressor-limiter functions.

# **Packaging**

The EP7312 is available in a 208-pin LQFP package and a 256-ball PBGA package.

#### **System Design**

As shown in system block diagram, simply adding desired memory and peripherals to the highly integrated EP7312 completes a low-power system solution. All necessary interface logic is integrated on-chip.

3 DS508PB1



# **OVERVIEW** (cont.)



**NOTE:** A system can only use one of the following peripheral interfaces at any given time: SSI2, CODEC, or DAI.

Figure 1. An EP7312 Based System Total Solution

4 DS508PB1