- $\bullet$  **Dual Output Voltages for Split-Supply Applications**
- $\bullet$  **Independent Enable Functions (See Part Number TPS701xx for Sequenced Outputs)**
- $\bullet$  **Output Current Range of 500 mA on Regulator 1 and 250 mA on Regulator 2**
- $\bullet$ **Fast Transient Response**
- $\bullet$  **Voltage Options Are 3.3-V/2.5-V, 3.3-V/1.8-V, 3.3-V/1.5-V, 3.3-V/1.2-V, and Dual Adjustable Outputs**
- $\bullet$  **Open Drain Power-On Reset With 120-ms Delay**
- $\bullet$  **Open Drain Power Good for Regulator 1 and Regulator 2**

### **description**

The TPS702xx is a low dropout voltage regulator with integrated SVS (RESET, POR, or power on reset) and power good (PG) functions. These devices are capable of supplying 500 mA and 250 mA by regulator 1 and regulator 2 respectively. Quiescent current is typically 190 µA at full load. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit (power on reset), manual reset input, and independent enable functions provide a complete system solution.

- $\bullet$ **Ultralow 190** µ**A (typ) Quiescent Current**
- $\bullet$ **1** µ**A Input Current During Standby**
- $\bullet$ Low Noise: 65 µV<sub>RMS</sub> Without Bypass **Capacitor**
- $\bullet$ **Quick Output Capacitor Discharge Feature**
- $\bullet$ **One Manual Reset Input**
- $\bullet$ **2% Accuracy Over Load and Temperature**
- $\bullet$ **Undervoltage Lockout (UVLO) Feature**
- $\bullet$ **20-Pin PowerPAD<sup>™</sup> TSSOP Package**
- $\bullet$ **Thermal Shutdown Protection**









Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

**Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.**



**PRODUCTION DATA information is current as of publication date.** Copyright 2002, Texas Instruments Incorporated

SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

### **description (continued)**

The TPS702xx family of voltage regulators offers very low dropout voltage and dual outputs. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with  $10 \mu F$  low ESR capacitors.

These devices have fixed 3.3-V/2.5-V, 3.3-V/1.8-V, 3.3-V/1.5-V, 3.3-V/1.2-V, and adjustable voltage options. Regulator 1 can support up to 500 mA, and regulator 2 can support up to 250 mA. Separate voltage inputs allow the designer to configure the source power.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 170 mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230 µA over the full range of output current and full range of temperature). This LDO family also features a sleep mode; applying a high signal to  $\overline{EN1}$  or  $\overline{EN2}$  (enable) shuts down regulator 1 or regulator 2, respectively. When a high signal is applied to both  $\overline{EN1}$  and  $\overline{EN2}$ , both regulators are in sleep mode, thereby reducing the input current to 2  $\mu$ A at T<sub>J</sub> = 25°C.

For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).

The PG1 pin reports the voltage condition at  $V_{\text{OUT1}}$ . The PG1 pin can be used to implement a SVS (RESET, POR, or power on reset) for the circuitry supplied by regulator 1. The PG2 pin reports the voltage conditions at  $V<sub>OUT2</sub>$ . The PG2 pin can be used to implement a SVS (power on reset) for the circuitry supplied by regulator 2.

The TPS702xx features a RESET (SVS, POR, or power on reset). RESET output initiates a reset in the event of an undervoltage condition. RESET also indicates the status of the manual reset pin  $(MR)$ . When  $\overline{MR}$  is in the logic high state,  $\overline{\sf{RESET}}$  goes to a high impedance state after 120 ms delay. To monitor  $\vee_{\text{OUT1}}$ , the PG1 output pin can be connected to  $\overline{\text{MR}}$ . To monitor  $\vee_{\text{OUT2}}$ , the PG2 output pin can be connected to  $\overline{\text{MR}}$ .

The device has an undervoltage lockout UVLO circuit which prevents the internal regulators from turning on until  $V_{IN1}$  reaches 2.5V.



#### **AVAILABLE OPTIONS**

NOTE: The TPS70202 is programmable using external resistor dividers (see application information) The PWP package is available taped and reeled. Add an R suffix to the device type (e.g., TPS70202PWPR).



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

### **detailed block diagram – fixed voltage version**



NOTE A: For most applications, VSENSE1 and VSENSE2 should be externally connected to VOUT1 and VOUT2 respectively as close as possible to the device. For other implementations, refer to SENSE terminal connection discussion in the application information section.



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

# **detailed block diagram – adjustable voltage version**



NOTE A: For most applications, FB1 and FB2 should be externally connected to resistor dividers as close as possible to the device. For other implementations, refer to FB terminals connection discussion in the application information section.



# **RESET timing diagram**



NOTE A:  $~\rm VRES$  is the minimum input voltage for a valid RESET. The symbol  $\rm VRES$  is not currently listed within EIA or JEDEC standards for semiconductor symbology.



**PG1 timing diagram**

- NOTES: A. VpG1 is the minimum input voltage for a valid PG1. The symbol VpG1 is not currently listed within EIA or JEDEC standards for semiconductor symbology.
	- B. VIT –Trip voltage is typically 5% lower than the output voltage (95%V<sub>O</sub>) V<sub>IT</sub> to V<sub>IT+</sub> is the hysteresis voltage.



# PG2 timing diagram (assuming V<sub>IN1</sub> already powered up)



NOTE A: VIT-Trip voltage is typically 5% lower than the output voltage (95%V<sub>O</sub>) V<sub>IT-</sub> to V<sub>IT+</sub> is the hysteresis voltage.







### **detailed description**

The TPS702xx low dropout regulator family provides dual regulated output voltages with independent enable functions. These devices provide fast transient response and high accuracy with small output capacitors, while drawing low quiescent current. Other features are integrated SVS (power-on reset, RESET) and power good (PG1, PG2) that monitor output voltages and provide logic output to the system. These differentiated features provide a complete power solution.

The TPS702xx, unlike many other LDOs, features very low quiescent current which remains virtually constant even with varying loads. Conventional LDO regulators use a pnp pass element, the base current of which is directly proportional to the load current through the regulator ( $I_B = I_C/\beta$ ). The TPS702xx uses a PMOS transistor to pass current; because the gate of the PMOS is voltage driven, operating current is low and stable over the full load range.

### **pin functions**

### **enable (EN1 and EN2)**

The EN terminals are inputs which enable or shut down each respective regulator. If EN is at a voltage high signal the respective regulator is in shutdown mode. When  $\overline{\text{EN}}$  goes to voltage low, then the respective regulator is enabled.

### **power good (PG1 and PG2)**

The PG terminals are open drain, active high outputs which indicate the status of each respective regulator. When the V<sub>OUT1</sub> reaches 95% of its regulated voltage, PG1 will go to a high impedance state. When the V<sub>OUT2</sub> reaches 95% of its regulated voltage, PG2 will go to a high impedance state. Each PG will go to a low impedance state when its respective output voltage is pulled below 95% (i.e., over load condition) of its regulated voltage. The open drain outputs of the PG terminals require a pullup resistor.

#### **manual reset pin (MR)**

MR is an active low input terminal used to trigger a reset condition. When MR is pulled to logic low, a POR (RESET) occurs. The terminal has a 6-µA pullup current to  $V_{1N1}$ .

# **sense (VSENSE1, VSENSE2)**

The sense terminals of fixed-output options must be connected to the regulator outputs, and the connection should be as short as possible. Internally, the sense terminal connects to high-impedance wide-bandwidth amplifiers through a resistor-divider network and noise pickup feeds through to the regulator output. It is essential to route the sense connection in such a way as to minimize/avoid noise pickup. Adding RC networks between sense terminals and  $V_{\text{OUTS}}$  to filter noise is not recommended because it can cause the regulators to oscillate.

#### **FB1 and FB2**

FB1 and FB2 are input terminals used for adjustable-output devices and must be connected to the external feedback resistor divider. FB1 and FB2 connections should be as short as possible. It is essential to route them in such a way as to minimize/avoid noise pickup. Adding RC networks between FB terminals and  $V_{\text{OUTS}}$  to filter noise is not recommended because it can cause the regulators to oscillate.

#### **RESET indicator**

The TPS702xx features a RESET (SVS, POR, or power on reset). RESET can be used to drive power on reset circuitry or a low-battery indicator. RESET is an active low, open drain output which indicates the status of the manual reset pin ( $\overline{\text{MR}}$ ). When  $\overline{\text{MR}}$  is in high impedance state,  $\overline{\text{RESET}}$  goes to a high impedance state after a 120 ms delay. To monitor V<sub>OUT1</sub>, the PG1 output pin can be connected to  $\overline{MR}$ . To monitor V<sub>OUT2</sub>, the PG2 output pin can be connected to  $\overline{\sf MR}$ . The open drain output of the  $\overline{\sf RESET}$  terminal requires a pullup resistor. If  $\overline{\sf RESET}$ is not used, it can be left floating.



# **detailed description (continued)**

### **VIN1 and VIN2**

 $V_{IN1}$  and  $V_{IN2}$  are inputs to each regulator. Internal bias voltages are powered by  $V_{IN1}$ .

### **VOUT1 and VOUT2**

 $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  are output terminals of each regulator.

# **absolute maximum ratings over operating junction temperature (unless otherwise noted)†**



† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

‡ All voltages are tied to network ground.

# **DISSIPATION RATING TABLE**



ground layer. For more information, refer to TI technical brief SLMA002.

### **recommended operating conditions**



 $\P$  To calculate the minimum input voltage for maximum output current, use the following equation:  $V_{I(min)} = V_{O(max)} + V_{DO(max \ load)}$ .



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002





NOTES: 1. Minimum input operating voltage is 2.7 V or  $V_{O(typ)} + 1$  V, whichever is greater. Maximum input voltage = 6 V, minimum output current 1 mA.

2. If  $V_{\text{O}}$  < 1.8 V then V<sub>Imax</sub> = 6 V, V<sub>Imin</sub> = 2.7 V:

Line regulation (mV) =  $\sqrt{\frac{V_{\text{O}}(V_{\text{Imax}} - 2.7 V)}{100}}$  $\frac{ax}{100} \times 1000$ 

If  $V_O > 2.5$  V then  $V_{Imax} = 6$  V,  $V_{Imin} = V_0 + 1$  V:

Line regulation (mV) = 
$$
(\%/V) \times \frac{V_O (V_{Imax} - (V_O + 1))}{100} \times 1000
$$

3.  $I<sub>O</sub> = 1$  mA to 500 mA for regulator 1 and 1 mA to 250 mA for regulator 2.



**electrical characteristics over recommended operating junction temperature (TJ = –40**°**C to 125**°**C) VIN1 or VIN2= VO(nom) + 1 V, IO = 1 mA, EN1 = 0, EN2 = 0, CO = 33** µ**F(unless otherwise noted) (continued)**



NOTE 4: Input voltage(V<sub>IN1</sub> or V<sub>IN2</sub>) = V<sub>O</sub>(Typ) – 100 mV. For the 1.5-V, 1.8-V and 2.5-V regulators, the dropout voltage is limited by input voltage range. The 3.3 V regulator input voltage is set to 3.2 V to perform this test.



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

# **TYPICAL CHARACTERISTICS**

### **Table of Graphs**



















SLVS286B – JUNE 2000 – REVISED OCTOBER 2002













# **TYPICAL CHARACTERISTICS**



**Figure 29. Test Circuit for Typical Regions of Stability**

† Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to CO.



**TYPICAL CHARACTERISTICS**



† Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

# **APPLICATION INFORMATION**

# **timing diagrams**

The following figures provide a timing diagram of how this device functions in different configurations.

### **application conditions not shown in block diagram**:

 $V_{1N1}$  and  $V_{1N2}$  are tied to the same fixed input voltage greater than the V<sub>UVLO</sub>. PG2 is tied to  $\overline{\text{MR}}$ .

### **explanation of timing diagrams:**

EN1 and EN2 are initially high; therefore, both regulators are off, and PG1 and PG2 (tied to MR) are at logic low. Since MR is at logic low, RESET is also at logic low. When  $\overline{EN1}$  is taken to logic low,  $V<sub>OUT1</sub>$  turns on. Later, when EN2 is taken to logic low,  $V_{\text{OUT2}}$  turns on. When  $V_{\text{OUT1}}$  reaches 95% of its regulated output voltage, PG1 goes to logic high. When  $V_{\text{OUT2}}$  reaches 95% of its regulated output voltage, PG2 (tied to  $\overline{MR}$ ) goes to logic high. When  $V_{IN1}$  is greater than  $V_{UVLO}$  and MR (tied to PG2) is at logic high, RESET is pulled to logic high after a 120 ms delay. When EN1 and EN2 are returned to logic high, both devices power down and both PG1, PG2 (tied to MR2), and RESET return to logic low.





**Figure 34. Timing When V<sub>OUT1</sub> Is Enabled Before V<sub>OUT2</sub>** 



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

# **APPLICATION INFORMATION**

#### **application conditions not shown in block diagram**:

 $V_{IN1}$  and  $V_{IN2}$  are tied to the same fixed input voltage greater than  $V_{UVLO}$ .  $\overline{MR}$  is initially logic high but is eventually toggled.

### **explanation of timing diagrams:**

EN1 and EN2 are initially high; therefore, both regulators are off, and PG1 and PG2 are at logic low. Since  $V_{IN1}$  is greater than  $V_{UVLO}$  and  $\overline{MR}$  is at logic high, RESET is also at logic high. When  $\overline{\text{EN2}}$  is taken to logic low,  $\text{V}_{\bigcirc \text{UT2}}$  turns on. Later, when  $\overline{EN1}$  is taken to logic low,  $V_{\text{OUT1}}$  turns on. When  $V_{\text{OUT2}}$  reaches 95% of its regulated output voltage, PG2 goes to logic high. When  $V_{\text{OUT1}}$ reaches 95% of its regulated output voltage, PG1 goes to logic high. When MR is taken to logic low,  $\overline{\sf{RESET}}$  is taken low. When  $\overline{\sf{MR}}$  returns to logic high, RESET returns to logic high after a 120 ms delay.





**Figure 35. Timing When MR Is Toggled**



**APPLICATION INFORMATION**

#### **application conditions not shown in block diagram**:

 $V_{1N1}$  and  $V_{1N2}$  are tied to same fixed input voltage greater than  $V_{UVLO}$  PG1 is tied to MR.

### **explanation of timing diagrams:**

EN1 and EN2 are initially high; therefore, both regulators are off, and PG1 (tied to  $\overline{\text{MR}}$ ) and PG2 are at logic low. Since MR is at logic low, RESET is also at logic low. When  $\overline{EN2}$  is taken to logic low,  $V_{\text{OUT2}}$  turns on. Later, when  $\overline{\text{EN1}}$  is taken to logic low, V<sub>OUT1</sub> turns on. When V<sub>OUT2</sub> reaches 95% of its regulated output voltage, PG2 goes to logic high. When  $V_{\text{OUT1}}$  reaches 95% of its regulated output voltage, PG1 goes to logic high. When  $V_{1N1}$ is greater than  $V_{UVLO}$  and  $\overline{MR}$  (tied to PG2) is at logic high, RESET is pulled to logic high after a 120 ms delay. When a fault on  $V<sub>OUT1</sub>$  causes it to fall below 95% of its regulated output voltage, PG1 (tied to  $\overline{\text{MR}}$ ) goes to logic low. Since  $\overline{\text{MR}}$  is logic low,  $\overline{\sf{REST}}$  goes to logic low.  $V_{\text{OUT2}}$  is unaffected.





B. The timing diagram is not drawn to scale.





# **APPLICATION INFORMATION**

### **input capacitor**

For a typical application, an input bypass capacitor (0.1  $\mu$ F – 1  $\mu$ F) is recommended. This capacitor will filter any high frequency noise generated in the line. For fast transient condition where droop at the input of the LDO may occur due to high inrush current, it is recommended to place a larger capacitor at the input as well. The size of this capacitor is dependant on the output current and response time of the main power supply, as well as the distance to the  $\mathsf{V}_\mathsf{I}$  pins of the LDO.

### **output capacitor**

As with most LDO regulators, the TPS702xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance values are 10 µF ceramic capacitors with an ESR (equivalent series resistance) between 50-m $\Omega$  and 2.5- $\Omega$  or 6.8- $\mu$ F tantalum capacitors with ESR between 250 mΩ and 4 Ω. Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors with capacitance values greater than 10  $\mu$ F are all suitable, provided they meet the requirements described above. Larger capacitors provide a wider range of stability and better load transient response. Below is a partial listing of surface-mount capacitors usable with the TPS702xx. for fast transient response application.

This information, along with the ESR graphs, is included to assist in selection of suitable capacitance for the user's application. When necessary to achieve low height requirements along with high output current and/or high load capacitance, several higher ESR capacitors can be used in parallel to meet the guidelines above.



### **ESR and transient response**

LDOs typically require an external output capacitor for stability. In fast transient response applications, capacitors are used to support the load current while LDO amplifier is responding. In most applications, one capacitor is used to support both functions.

Besides its capacitance, every capacitor also contains parasitic impedances. These parasitic impedances are resistive as well as inductive. The resistive impedance is called equivalent series resistance (ESR), and the inductive impedance is called equivalent series inductance (ESL). The equivalent schematic diagram of any capacitor can therefore be drawn as shown in Figure 37.



#### **Figure 37. ESR and ESL**

In most cases one can neglect the effect of inductive impedance ESL. Therefore, the following application focuses mainly on the parasitic resistance ESR.



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

# **APPLICATION INFORMATION**

Figure 38 shows the output capacitor and its parasitic impedances in a typical LDO output stage.



**Figure 38. LDO Output Stage With Parasitic Resistances ESR**

In steady state (dc state condition), the load current is supplied by the LDO (solid arrow) and the voltage across the capacitor is the same as the output voltage (V(C<sub>O</sub>) = V<sub>O</sub>). This means no current is flowing into the C<sub>O</sub> branch. If  $I_{\Omega}$  suddenly increases (transient condition), the following occurs:

- $\bullet$ The LDO is not able to supply the sudden current need due to its response time  $(t_1$  in Figure 39). Therefore, capacitor C<sub>O</sub> provides the current for the new load condition (dashed arrow). C<sub>O</sub> now acts like a battery with an internal resistance, ESR. Depending on the current demand at the output, a voltage drop occurs at  $R_{FSR}$ . This voltage is shown as  $V_{ESR}$  in Figure 38.
- $\bullet$ When C<sub>O</sub> is conducting current to the load, initial voltage at the load will be  $V_O = V(C_O) - V_{ESR}$ . Due to the discharge of C<sub>O</sub>, the output voltage V<sub>O</sub> will drop continuously until the response time t<sub>1</sub> of the LDO is reached and the LDO resumes supplying the load. From this point, the output voltage starts rising again until it reaches the regulated voltage. This period is shown as  $t_2$  in Figure 39.

The figure also shows the impact of different ESRs on the output voltage. The left brackets show different levels of ESRs where number 1 displays the lowest and number 3 displays the highest ESR.

From above, the following conclusions can be drawn:

- $\bullet$ The higher the ESR, the larger the droop at the beginning of load transient.
- $\bullet$  The smaller the output capacitor, the faster the discharge time and the bigger the voltage droop during the LDO response period.



**APPLICATION INFORMATION**

### **conclusion**

To minimize the transient output droop, capacitors must have a low ESR and be large enough to support the minimum output voltage requirement.



Figure 39. Correlation of Different ESRs and Their Influence to the Regulation of V<sub>O</sub> at a **Load Step From Low-to-High Output Current**



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

# **APPLICATION INFORMATION**

### **programming the TPS70202 adjustable LDO regulator**

The output voltage of the TPS70202 adjustable regulators is programmed using an external resistor divider as shown in Figure 40.

Resistors R1 and R2 should be chosen for approximately 50-µA divider current. Lower value resistors can be used, but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at the sense terminal increase the output voltage error. The recommended design procedure is to choose R2 = 30.1 kΩ to set the divider current at approximately 50  $\mu$ A and then calculate R1 using:

$$
R1 = \left(\frac{V_O}{V_{\text{ref}}} - 1\right) \times R2
$$

where

 $V_{ref}$  = 1.224 V typ (the internal reference voltage)



**OUTPUT VOLTAGE PROGRAMMING GUIDE**

| <b>OUTPUT</b><br><b>VOLTAGE</b> | R <sub>1</sub> | R <sub>2</sub> | UNIT      |
|---------------------------------|----------------|----------------|-----------|
| 2.5V                            | 31.6           | 30.1           | $k\Omega$ |
| 3.3V                            | 51.1           | 30.1           | $k\Omega$ |
| 3.6V                            | 59.0           | 30.1           | kΩ        |

**Figure 40. TPS70202 Adjustable LDO Regulator Programming**

#### **regulator protection**

Both TPS702xx PMOS-pass transistors have built-in back diodes that conduct reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate.

The TPS702xx also features internal current limiting and thermal protection. During normal operation, the TPS702xx regulator 1 limits output current to approximately 1.6 A (typ) and regulator 2 limits output current to approximately 750 mA (typ). When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 150°C(typ), thermal-protection circuitry shuts it down. Once the device has cooled below 130°C(typ), regulator operation resumes.



# **APPLICATION INFORMATION**

# **power dissipation and junction temperature**

Specified regulator operation is assured to a junction temperature of 125°C; the maximum junction temperature should be restricted to 125°C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_D$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum-power-dissipation limit is determined using the following equation:

$$
P_{D(max)} = \frac{T_J \text{max} - T_A}{R_{\theta JA}}
$$

where

TJmax is the maximum allowable junction temperature.

R<sub>θJA</sub> is the thermal resistance junction-to-ambient for the package, i.e., 32.6°C/W for the 20-terminal PWP with no airflow.

 $T_A$  is the ambient temperature.

The regulator dissipation is calculated using:

$$
P_D = (V_I - V_O) \times I_O
$$

Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit.



SLVS286B – JUNE 2000 – REVISED OCTOBER 2002

### **MECHANICAL DATA**

**PWP (R-PDSO-G\*\*)** POWerPAD™ PLASTIC SMALL-OUTLINE PACKAGE

#### **20-PIN SHOWN**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions.
- D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



### **PWP (R-PDSO-G20)**

### **PowerPAD**™ **PLASTIC SMALL-OUTLINE**



All linear dimensions are in millimeters. А.

- 
- At Am middle dimensions are in minimically.<br>
B. This drawing is subject to change without notice.<br>
C. For additional information on the PowerPAD™ package and how to take advantage of its heat dissipating abilities, refer<br>

PowerPAD is a trademark of Texas Instruments



Texas **JMENTS** 

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the

# **PACKAGE OPTION ADDENDUM**



accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright 2005, Texas Instruments Incorporated