

February 8, 1998

**Product Specification** 



# Integrated Silicon Systems, Ltd.

50 Malone Rd Belfast BT9 5BS Northern Ireland Phone: +44 1232 664664 Fax: +44 1232 669664 E-Mail: info@iss-dsp.com URL: www.iss-dsp.com

## **Features**

- Single and double byte address recognition
- 16 Bit (CRC-16) and 32 Bit (CRC-32) frame check sequence
- Asynchronous 8 bit input data interface, suitable for a wide range of FIFOs
- Compatible with ITU recommendation Q.921
- Serial interface with external clocking for interfacing to the PCM-highway
- Transmission is synchronous to network interface with back pressure mechanism. Buffering at the network interface not required.
- Supports transparent mode
- Supports modular scaling of multiple HDLC channels
  through parallel cores or core multiplexing
- Supports data rate up to 50 Mbits/s

# Applications

The ISS HDLC Protocol core is a high performance implementation suitable for a range of applications, including X.25, Frame Relay and ISDN B-channel and D-channel.

| AllianceCORE™ Facts                   |                  |                     |
|---------------------------------------|------------------|---------------------|
|                                       | Core Specifics   |                     |
| Device Family                         |                  | XC4000XL            |
| CLBs Used                             | Are              | a optimized: 1291   |
|                                       | Spee             | ed optimized: 1511  |
| IOBs Used                             |                  | 27 <sup>2</sup>     |
| CLKIOBs Used                          |                  | 2                   |
| System Clock fmax                     | Area o           | ptimized: 20 MHz    |
|                                       | Speed o          | ptimized: 42 MHz    |
| Device Features                       |                  | N/A                 |
| Used                                  |                  |                     |
| Supported Devices/Resources Remaining |                  |                     |
|                                       | I/O              | CLBs                |
| XC4013XL-3 (area)                     | 167 <sup>1</sup> | 447                 |
| XC4013XL-2 (speed)                    | 167 <sup>1</sup> | 425                 |
| Pro                                   | vided with Core  |                     |
| Documentation                         | Co               | re Documentation    |
| Design File Formats                   |                  | .xnf or.ngd netlist |
|                                       | VHDL sour        | ce available extra  |
| Constraint Files                      |                  | .cst                |
| Verification Tool                     |                  | Test Vectors        |
| Schematic Symbols                     |                  | VHDL, Verilog       |
| Evaluation Model                      |                  | None                |
| Reference designs &                   |                  | None                |
| application notes                     |                  |                     |
| Additional Items                      |                  | None                |
| Design Tool Requirements              |                  |                     |
| Xilinx Core Tools                     |                  | Alliance 1.3        |
| Entry/Verification                    |                  | Synopsys VSS        |
| Tool                                  |                  |                     |
| Support                               |                  |                     |
| Support provided by I                 | SS.              |                     |

Notes:

- 1. CLB counts are for the example implementation described in Table 1.
- 2. Assuming all core signals are routed off-chip.



X8346

\* Status Register Blocks are typically customized by ISS for each application.

\*\* Microprocessor Interface does not come standard with core, but can be customized and added by ISS.

Figure 1: HDLC Protocol Core Block Diagram

Table 1: Specification for Example Implementation

| Parameter      | Value                         |
|----------------|-------------------------------|
| # of channels  | 1 duplex                      |
| Data Rate      | Area optimized: 20 Mbps       |
|                | Speed optimized: 42 Mbps      |
| Max frame size | Unlimited                     |
| FIFO Size      | External                      |
| Protocols      | HDLC                          |
| Additional     | 8-bit broadcast only address, |
|                | not inserted16-bit FCS        |

## **General Description**

The ISS HDLC Protocol Core is a high performance, thirdlevel soft core module for bit-oriented packet transmission mode systems. It is suitable for Frame-Relay, X.25, ISDN B-Channel (64 KBit/s) and D-Channel (16 Kbit/s). The core fulfills the specification according to ITU Q.921, X.25 Level 2 recommendation.

The data stream and transmission rate is controlled from the network node (PCM highway clock) with a back pressure mechanism. This eliminates additional synchronization and buffering of the data at the network interface.

The data interface is 8 bit wide and asynchronous, and includes an 8 bit synchronization buffer. It provides basic adaptation for a wide range of FIFOs. The core can be used

as a single channel HDLC protocol controller or switched parallel cores used to implement an N multiple channel controller. The high throughput and modular structure also enables multiplexing of the core between channels for low data rate applications.

## **Functional Description**

The HDLC Protocol core is divided into blocks as shown in Figure 1. Operation of the core is described below.

#### **Transmit Operation**

The Transmit Data Interface provides a byte wide interface between the transmission buffer and the HDLC Protocol core. Transmit data is latched on the rising edge of TCLK when the packet transmit (PT) input is asserted. The last byte of a packet is identified by the end of packet (EOPT) input control signal.

Subsequent blocks in the HDLC Protocol transmit controller insert the address, which may be either single or double byte, into the frame, calculate the Frame Check Sequence (FCS), which may be either a 16 or 32 bit CRC, perform zero insertion on the bit stream to ensure that the flag sequence does not occur in the data stream and add the start and end flags to the frame. The transmit bit stream is clocked out on the rising edges of TxCLK under the control of the enable signal TxEN.

The required configuration of the transmit controller may be defined using the control registers which are accessed via a microprocessor interface. The status register enables the transmit section operation to be monitored

#### **Receive Operation**

The HDLC Protocol core receiver accepts a bit stream on port RxD. The data is latched on the rising edges of RxCLK under the control of the enable input RxEN. The Flag Detection block searches the bit stream for the flag sequence in order to determine the frame boundaries. Any stuffed zeros are detected and removed and the FCS is calculated and checked. The core can be set-up, via the receiver control register, to either discard or pass errored frames. Address detection is performed and the relevant frames are made available to the system on the byte wide Received Data Interface.

#### **Microprocessor Interface**

The required microprocessor interface can be implemented as part of the provision of any HDLC core. It is not included in the standard core since it is likely to be different for every system in which the core is used.

## **Core Modifications**

The information contained in this datasheet describes the basic HDLC Protocol core provided by ISS. Additional parts of the users system may be developed by ISS and integrated with this core to provide an application specific solution matched directly to the requirements. Typical additional features include microprocessor interface functions, buffers, multichannel capability and channel multiplexers. Contact ISS directly to discuss any specific requirements. See also the HDLC Protocol Core Implementation Request Form at the end of this data sheet.

## **Pinout**

The pinout is not fixed to any specific device I/O. Signal names are provided in the block diagram shown in Figure 1, and described in Table 1. Unless otherwise stated all signals are active high and bit(0) is the least significant bit.

#### **Table 2: Core Signal Pinout**

|                  | Signal    |                                                                                                                                                                                                                                                                                                                       |
|------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal           | Direction | Description                                                                                                                                                                                                                                                                                                           |
| Transmitter Inte | rface     |                                                                                                                                                                                                                                                                                                                       |
| PTD              | Input     | Packet Transmit Data (7: 0) -<br>for data transfer between<br>transmission buffer and<br>HDLC Protocol core.                                                                                                                                                                                                          |
| PT_N             | Input     | Packet Transmit - initiates<br>packet transmission se-<br>quence by core. Falling edge<br>of signal synchronizes trans-<br>mission sequence as start of<br>packet; must stay low for du-<br>ration of packet, if not trans-<br>mission sequence will be<br>aborted with an abort flag<br>pattern; active low.         |
| EOPT_N           | Input     | End of Packet Transmit - in-<br>dicates end of current trans-<br>mitted packet; must be<br>asserted during last byte pe-<br>riod; active low.                                                                                                                                                                         |
| TCLK             | Output    | Transmit Data Clock - byte<br>clock with variable pulse<br>width; loads (on rising edge)<br>8 bit transmission data into<br>transmission shift register.<br>Rising edge generated when<br>last bit of previous data has<br>been shifted. Shifting is not<br>synchronous and can vary,<br>depending on zero insertion. |
| TxD              | Output    | Transmission data - serial<br>data out line, driven by tri-<br>state buffer; may be directly<br>connected to PCM high-way.                                                                                                                                                                                            |
| TxCLK            | Input     | Transmission Clock, - 16 kHz<br>to 50 MHz (2.048, 4.096 MHz<br>typical); uses 1 FPGA<br>CLKIOB pin.                                                                                                                                                                                                                   |
| TxEN_N           | Input     | Transmission Enable - en-<br>ables transmission data and<br>tri-state driver. May be gen-<br>erated from channel multi-<br>plexer; active low.                                                                                                                                                                        |

|                  | Signal    |                                                                                                                                                                                                                                 |
|------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal           | Direction | Description                                                                                                                                                                                                                     |
| Receiver Interfa | ice       | •                                                                                                                                                                                                                               |
| RCLK             | Output    | Receiver Data Clock - byte<br>clock with variable pulse<br>width; pushes, on rising<br>edge, 8 bit received data out<br>of receiver shift register. Ris-<br>ing edge generated when<br>first bit of next byte is re-<br>ceived. |
| PRER_N           | Output    | Packet Receive Error - indi-<br>cates frame error. It is CRC<br>results of received packet;<br>active low.                                                                                                                      |
| EOPR_N           | Output    | End of Packet Received - in-<br>dicates end of received<br>packet, set during last re-<br>ceived byte; active low.                                                                                                              |
| PR_N             | Output    | Packet Received - indicates<br>receipt of valid correct pack-<br>et; stays low, until received<br>packet is transferred; active<br>low.                                                                                         |
| PRD              | Output    | Packet Receive Data (7:0) -<br>provides data transfer be-<br>tween receiver of HDLC Pro-<br>tocol Core and receive<br>buffer.                                                                                                   |
| RxEN_N           | Input     | Receive Enable - enables<br>masking of received data,<br>may be generated by chan-<br>nel multiplexer; active low.                                                                                                              |
| RxCLK            | Input     | Receiver Clock, - 16 kHz up<br>to 50 MHz (2.048, 4.096 MHz<br>typical)                                                                                                                                                          |
| RxD              | Input     | Receive Data - is serial data<br>in, latched with rising edge of<br>RxCLK if RxEN is low.                                                                                                                                       |

## **Verification Methods**

The core has been verified in Xilinx devices using post layout simulation across a wide range of configurations by using input vector sequences compatible with many international standards.

# **Available Support Products**

Also available from ISS is a bit parallel (byte stuffed) version of this core for PPP applications.

# **Ordering Information**

For information on this or other products mentioned in this specification, contact Integrated Silicon Systems directly from the information provided on the front page.

## **Related Information**

#### International Telecommunications Union

International Telecommunications Union Place des Nations CH-1211Geneve 20 Switzerland Phone: +41 22 730 51 11 Fax: +41 22 733 72 56

#### Xilinx Programmable Logic

For information on Xilinx programmable logic or development system software, contact your local Xilinx sales office, or:

Xilinx, Inc. 2100 Logic Drive San Jose, CA 95214 Phone: 408-559-7778 Fax: 408-559-7114 URL: www.xilinx.com

For general Xilinx literature, contact:

| Phone:  | 800-231-3386 (inside the US)  |
|---------|-------------------------------|
|         | 408-879-5017 (outside the US) |
| E-mail: | literature@xilinx.com         |

For AllianceCORE specific information, contact:

| Phone:  | 408-879-5381                                              |
|---------|-----------------------------------------------------------|
| E-mail: | alliancecore@xilinx.com                                   |
| URL:    | www.xilinx.com/products/logicore/alliance/<br>tblpart.htm |



## HDLC Protocol Core Implementation Request Form

| To:<br>FAX:<br>E-mail: | Integrated Silicon Systems, Inc.<br>+44 1232 669664<br>info@iss-dsp.com |
|------------------------|-------------------------------------------------------------------------|
| From:                  |                                                                         |
| Company                | :                                                                       |
| Name:                  |                                                                         |
| Address:               |                                                                         |
| Country:               |                                                                         |
| Phone:                 |                                                                         |
| Fax:                   |                                                                         |
| E-mail:                |                                                                         |

ISS configures and ships Xilinx netlist versions of the HDLC Protocol core customized to your specification. Please fill out and fax this form so ISS can respond with an appropriate quotation that includes performance and density metrics for the target Xilinx FPGA

- Number of required channels: \_\_\_\_\_\_\_ If more than one channel, storage is required for inactive channel state. Is this storage to be on-chip or off-chip?
- 2. Please indicate:
  - \_\_\_\_\_ Serial data stream output with Zero-bit stuffed transparency
  - Byte parallel data output with Octet stuffed transparency?
- Data rate (per channel): \_\_\_\_\_\_
- 4. Available clocks: \_\_\_\_\_
- The bare core provides separate input, output and enable ports for each configurable register. If a specific host bus interface is required, please specify the interface below.
- The bare core provides byte-wide data ports with ByteTaken and ByteAvailable signals for use with external data FIFOs. If on-chip FIFOs are required with the core, please indicate which and specify their required size. Appropriate control and error condition signals will then be available.

- Tx FIFO Size: \_\_\_\_\_

- Rx FIFO Size: \_\_\_\_\_

- 7. If there are any specific protocol requirements or deviations from the HDLC specification, please detail them below.
- Indicate required HDLC frame address field size: 8 bits fixed
  - 16 bits fixed
  - Programmable by control register bit
- Indicate how address should be inserted into transmitted HDLC frames:
  - \_\_\_\_ Always
    - \_\_\_ Never
    - Programmable by control register bit
- 10. Indicate if a programmable address is to be matched against incoming frames:
  - \_\_\_\_ Always
  - \_\_\_\_ Never
  - Programmable by control register bit
- 11. Indicate if the broadcast (all ones) address is recognized:
  - \_\_\_\_ Always
  - \_\_\_\_ Never
  - Programmable by control register bit
- 12. Indicate if the broadcast address is recognized \_\_\_\_\_Yes
  - \_\_\_\_ No
- 13. Indicate if an all addresses mode (where all frames are accepted and passed to the host
  - Always (Note: this effectively disables all other forms of address recognition.)
  - \_\_\_\_ Never
  - Programmable by control register bit
- 14. Indicate if incoming address is stripped out of the packet before the data is passed through to the host:
  - \_\_\_\_ Always Never
    - Programmable by control register bit
- 15. Indicate HDLC Frame Check Sequence (CRC) size:
  - \_\_\_\_ 16 bits fixed
  - \_\_\_\_ 32 bits fixed

\_\_\_\_\_ Programmable by control register bit

- The default FCS polynomials are as follows. If alternative polynomials are required, specify them in the space below.
   16 bit:X<sup>16</sup>+X1<sup>2</sup>+X<sup>5</sup>+1
   32 bit:X<sup>32</sup>+X<sup>26</sup>+X2<sup>3</sup>+X<sup>22</sup>+X<sup>16</sup>+X<sup>12</sup>+X<sup>11</sup>+X<sup>10</sup>+X<sup>8</sup>+X<sup>7</sup>+X<sup>5</sup>+X<sup>4</sup> +X<sup>2</sup>+X+1
- 17. Specify any additional requirements: