This is a PDF version of the Dynatext manual for using the Synopsys
FPGA Compiler, Design Compiler and VSS simulator with the Xilinx Alliance
series version 1.5i.
This is a manual to assist Synopsys FPGA Compiler users to design into
FPGAs using the M1 software. This manual includes design hints (Verilog
and VHDL), synthesis tips and simulation techniques
Verilog and VHDL example files to accompany the Synopsys (XSI) Synthesis
and Simulation Design Guide (for M1). File contains all VHDL and Verilog
source, script and design files.
Verilog example files to accompany the Synopsys (XSI) Synthesis and
Simulation Design Guide (for M1). File contains all Verilog source, script
and design files.
VHDL example files to accompany the Synopsys (XSI) Synthesis and Simulation
Design Guide (for M1). File contains all VHDL source, script and design
files.
This guide provides an overview of M1.5 software, installation, an
Implementation Tools Tutorial, Interface Notes, and software features.
This guide also includes an Alliance Constraints section.
See Appendix D of this manual for information specific to Synopsys
FPGA/Design Compiler.
Xilinx and Synopsys authored a high density design application note.
This application note was designed to help users to implement 100,000+
gate designs in 4000X FPGAs, using FPGA Compiler I. This application note
goes over a variety of techniques, strategies, and tools to assist in implementing
100,000+ gate designs.
The following file is to accompany the application note:
Makeucf is a Perl script that was designed to replace maketnm/addtnm
from the older XACT software. This script can be used with an FPGA Compiler
netlist targeting an XC4000X family device to make a UCF file for constraining
the design.
Application Note describing the basic flow and issues to be aware of
when performing a chip-level simulation of a Xilinx device using a Verilog
or VHDL simulator and the Xilinx Alliance 1.4 release.