

Reed-Solomon MegaCore Function User Guide July 1999 ACCESS, Altera, AMPP, APEX, APEX 20K, Atlas, FLEX, FLEX 10K, FLEX 10KA, FLEX 10KE, FLEX 6000, FLEX 6000A, MAX, MAX+PLUS, MAX+PLUS II, MegaCore, MultiCore, MultiVolt, NativeLink, OpenCore, Quartus, System-on-a-Programmable-Chip, and specific device designations are trademarks and/or service marks of Altera Corporation in the United States and other countries. Product design elements and mnemonics used by Altera Corporation are protected by copyright and/or trademark laws.

Altera Corporation acknowledges the trademarks of other organizations for their respective products or services mentioned in this document, including the following: Verilog is a registered trademark of Cadence Design Systems, Incorporated. Microsoft is a registered trademark and Windows is a trademark of Microsoft Corporation.

Altera reserves the right to make changes, without notice, in the devices or the device specifications identified in this document. Altera advises its customers to obtain the latest version of device specifications to verify, before placing orders, that the information being relied upon by the customer is current. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty. Testing and other quality control techniques are used to the extent Altera deems such testing necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. In the absence of written agreement to the contrary, Altera assumes no liability for Altera applications assistance, customer's product design, or infringement of patents or copyrights of third parties by or arising from use of semiconductor devices described herein. Nor does Altera warrant or represent any patent right, copyright, or other used.

Altera products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of Altera Corporation. As used herein:

1. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Products mentioned in this document are covered by one or more of the following U.S. patents: 5,873,113; 5,872,463; 5,870,410; 5,861,760; 5,859,544; 5, 850,365; 5,850,152; 5,850,151; 5,848,005; 5,847,617; 5,845,385; 5,844,854; RE35,977; 5,838,628; 5,838,584; 5,835,998; 5,834,849; 5,828,229; 5,825,197; 5,821,787: 5,821,773; 5,821,771; 5,815,726; 5,815,024; 5,815,003; 5,812,479; 5,812,450; 5,809,281; 5,809,034; 5,805,516; 5,802,540; 5,801,541; 5,796,267; 5,793,246; 5,790,469; 5,787,009; 5,771,264; 5,768,562; 5,768,372; 5,767,734; 5,764,583; 5,764,569; 5,764,080; 5,764,079; 5,761,099; 5,760,624; 5,757,207; 5,757,070; 5,744,991; 5,744,383; 5,740,110; 5,732,020; 5,729,495; 5,717,901; 5,705,939; 5,699,020; 5,699,312; 5,696,455; 5,693,540; 5,694,058; 5,691,653; 5,689,195; 5,668,771; 5,680,061; 5,672,985; 5,670,895; 5,659,717; 5,650,734; 5,649,163; 5,642,262; 5,642,082; 5,633,830; 5,631,576; 5,621,312; 5,614,840; 5,612,642; 5,608,337; 5,606,276; 5,606,266; 5,604,453; 5,598,109; 5,598,108; 5,592,106; 5,592,102; 5,590,305; 5,583,749; 5,581,501; 5,574,893; 5,572,717; 5,572,148; 5,572,067; 5,570,040; 5,567,177; 5,565,793; 5,563,592; 5,561,757; 5,557,217; 5,555,214; 5,550,842; 5,550,782; 5,548,552; 5,548,228; 5,543,732; 5,543,730; 5,541,530; 5,537,295; 5,537,057; 5,525,917; 5,525,827; 5,523,706; 5,523,247; 5,517,186; 5,498,975; 5,495,182; 5,493,526; 5,493,519; 5,490,266; 5,488,586; 5,487,143; 5,486,775; 5,485,103; 5,485,102; 5,483,178; 5,477,474; 5,473,266; 5,463,328, 5,444,394; 5,438,295; 5,436,575; 5,436,574; 5,434,514; 5,432,467; 5,414,312; 5,399,922; 5,384,499; 5,376,844; 5,375,086; 5,371,422; 5,369,314; 5,359,243; 5,359,242; 5,353,248; 5,352,940; 5,309,046; 5,350,954; 5,349,255; 5,341,308; 5,341,048; 5,341,044; 5,329,487; 5,317,212; 5,317,210; 5,315,172; 5,301,416; 5,294,975; 5,285,153; 5,280,203; 5,274,581; 5,272,368; 5,268,598; 5,266,037; 5,260,611; 5,260,610; 5,258,668; 5,247,478; 5,247,477; 5,243,233; 5,241,224; 5,237,219; 5,220,533; 5,220,214; 5,200,920; 5,187,392; 5,166,604; 5,162,680; 5,144,167; 5,138,576; 5,128,565; 5,121,006; 5,111,423; 5,097,208; 5,091,661; 5,066,873; 5,045,772; 4,969,121; 4,930,107; 4,930,098; 4,930,097; 4,912,342; 4,903,223; 4,899,070; 4,899,067; 4,871,930; 4,864,161; 4,831,573; 4,785,423; 4,774,421; 4,713,792; 4,677,318; 4,617,479; 4,609,986; 4,020,469 and certain foreign patents.

Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights

Copyright © 1999 Altera Corporation. All rights reserved.







# About this User Guide

#### July 1999

This user guide provides comprehensive information about the Altera® Reed-Solomon MegaCore function.



For the most-up-to-date information about Altera products, go to the Altera world-wide web site at http://www.altera.com.

# How to Contact Altera

For additional information about Altera products, consult the sources shown in Table 1.

| Information Type  | Access                                                        | USA & Canada           | All Other Locations    |
|-------------------|---------------------------------------------------------------|------------------------|------------------------|
| Altera Literature | Telephone hotline                                             | (888) 3-ALTERA (1)     | (888) 3-ALTERA (1)     |
| Services          | Electronic mail                                               | lit_req@altera.com (1) | lit_req@altera.com (1) |
| Non-technical     | Telephone hotline                                             | (800) SOS-EPLD         | (408) 544-7000         |
| customer service  | Fax                                                           | (408) 544-7606         | (408) 544-7606         |
| Technical support | Telephone hotline<br>(6:00 a.m. to 6:00 p.m.<br>Pacific Time) | (800) 800-EPLD         | (408) 544-7000 (1)     |
|                   | Fax                                                           | (408) 544-6401         | (408) 544-6401 (1)     |
|                   | Electronic mail                                               | sos@altera.com         | sos@altera.com         |
|                   | FTP site                                                      | ftp.altera.com         | ftp.altera.com         |
| General product   | Telephone                                                     | (408) 544-7104         | (408) 544-7104 (1)     |
| information       | World-wide web site                                           | http://www.altera.com  | http://www.altera.com  |

### Table 1. How to Contact Altera

#### Note:

(1) You can also contact your local Altera sales office or sales representative.

# Typographic Conventions

The *Reed-Solomon MegaCore Function User Guide* uses the typographic conventions shown in Table 2.

| Table 2. Conventions                        |                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Visual Cue                                  | Meaning                                                                                                                                                                                                                                                                                                                          |
| Bold Type with Initial<br>Capital Letters   | Command names and dialog box titles are shown in bold, initial capital letters.<br>Example: <b>Save As</b> dialog box.                                                                                                                                                                                                           |
| bold type                                   | External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type.<br>Examples: <b>f</b> <sub>MAX</sub> , <b>\maxplus2</b> directory, <b>d:</b> drive, <b>chiptrip.gdf</b> file.                                                   |
| Bold italic type                            | Book titles are shown in bold italic type with initial capital letters. Example: <b>1999 Data Book</b> .                                                                                                                                                                                                                         |
| Italic Type with Initial<br>Capital Letters | Document titles, checkbox options, and options in dialog boxes are shown in italic type with initial capital letters. Examples: <i>AN 75 (High-Speed Board Design)</i> , the <i>Check Outputs</i> option, the <i>Directories</i> box in the <b>Open</b> dialog box.                                                              |
| Italic type                                 | Internal timing parameters and variables are shown in italic type. Examples: $t_{PIA}$ , $n + 1$ . Variable names are enclosed in angle brackets (<>) and shown in italic type. Example: < <i>file name</i> >, < <i>project name</i> >. <b>pof</b> file.                                                                         |
| Initial Capital Letters                     | Keyboard keys and menu names are shown with initial capital letters. Examples:<br>Delete key, the Options menu.                                                                                                                                                                                                                  |
| "Subheading Title"                          | References to sections within a document and titles of MAX+PLUS II Help topics are shown in quotation marks. Example: "Configuring a FLEX 10K or FLEX 8000 Device with the BitBlaster <sup>™</sup> Download Cable."                                                                                                              |
| Courier type                                | Reserved signal and port names are shown in uppercase Courier type. Examples: DATA1, TDI, INPUT.                                                                                                                                                                                                                                 |
|                                             | User-defined signal and port names are shown in lowercase Courier type. Examples: my_data, ram_input.                                                                                                                                                                                                                            |
|                                             | Anything that must be typed exactly as it appears is shown in Courier type. For<br>example: c:\max2work\tutorial\chiptrip.gdf. Also, sections of an actual<br>file, such as a Report File, references to parts of files (e.g., the AHDL keyword<br>SUBDESIGN), as well as logic function names (e.g., TRI) are shown in Courier. |
| 1., 2., 3., and a., b., c.,                 | Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure.                                                                                                                                                                                                 |
|                                             | Bullets are used in a list of items when the sequence of the items is not important.                                                                                                                                                                                                                                             |
| 4                                           | The checkmark indicates a procedure that consists of one step only.                                                                                                                                                                                                                                                              |
| <del>4</del>                                | The hand points to information that requires special attention.                                                                                                                                                                                                                                                                  |
| 1                                           | The angled arrow indicates you should press the Enter key.                                                                                                                                                                                                                                                                       |
| •••                                         | The feet direct you to more information on a particular topic.                                                                                                                                                                                                                                                                   |



# Contents

### July 1999, ver. 1

### User Guide

| Introduction                                            | 1  |
|---------------------------------------------------------|----|
| Altera MegaCore Functions                               | 3  |
| OpenCore Feature                                        | 4  |
| Altera Devices                                          |    |
| Software Tools                                          | 6  |
| MegaWizard Plug-Ins                                     | 6  |
| EDA Interfaces                                          | 7  |
| Specifications                                          | 9  |
| Features                                                |    |
| General Description                                     | 11 |
| Functional Description                                  |    |
| Performance                                             |    |
| Getting Started                                         |    |
| Download & Install the RS MegaCore Function             | 22 |
| Generate a Custom RS Function                           | 23 |
| Simulate Using VHDL Models                              | 27 |
| Compile & Simulate in the MAX+PLUS II Software          |    |
| Perform Synthesis Compilation & Post-Routing Simulation |    |
| Configuring a Device                                    | 31 |





# Introduction

# Contents

### User Guide

| Altera MegaCore Functions | 3 |
|---------------------------|---|
| OpenCore Feature          |   |
| Altera Devices            |   |
| Software Tools            |   |
| MegaWizard Plug-Ins       | 6 |
| EDA Interfaces            | 7 |





# Introduction

#### July 1999, ver. 1

**User Guide** 

# Altera MegaCore Functions

As programmable logic device (PLD) densities grow to over 1 million gates, design flows must be as efficient and productive as possible. Altera<sup>®</sup> provides ready-made, pre-tested, and optimized megafunctions that let you rapidly implement the functions you need, instead of building them from the ground up. Altera<sup>®</sup> MegaCore<sup>TM</sup> functions, which are reusable blocks of pre-designed intellectual property, improve your productivity by allowing you to concentrate on adding proprietary value to your design. When you use MegaCore functions, you can focus on your high-level design and spend more time and energy on improving and differentiating your product.

Traditionally, designers have been forced to make a tradeoff between the flexibility of digital signal processors and the performance of application-specific integrated circuit (ASIC) and application-specific standard product (ASSP) digital signal processing (DSP) solutions. The Altera FLEX<sup>®</sup> and APEX<sup>TM</sup> DSP solution eliminates the need for this tradeoff by providing exceptional performance combined with the flexibility of PLDs. See Figure 1.



Altera DSP solutions include MegaCore functions developed and supported by Altera and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) functions. In addition, many commonly used functions, such as adders and multipliers, are available from the industry-standard library of parameterized modules (LPM). Altera devices easily implement DSP applications, while leaving ample room for your custom logic. The devices are supported by Altera's MAX+PLUS<sup>®</sup> II and Quartus<sup>TM</sup> development system, which allow you to perform a complete design cycle including design entry, synthesis, place-and-route, simulation, timing analysis, and device programming. Altera devices, software, and DSP MegaCore functions provide you with a complete design solution. Figure 2 shows a complete system and highlights the functions that are available from Altera.

### Figure 2. Typical Modulator



# OpenCore Feature

Altera's exclusive OpenCore<sup>™</sup> feature allows you to evaluate MegaCore functions before deciding to license them. You can instantiate a MegaCore function in your design, compile and simulate the design, and then verify the MegaCore function's size and performance. This evaluation provides first-hand functional, timing, and other technical data that allows you to make an informed decision on whether to license the MegaCore function. Once you license a MegaCore function, you can use the MAX+PLUS II or Quartus software to generate programming files, as well as EDIF, VHDL, or Verilog HDL output netlist files for simulation in third-party EDA tools. Figure 3 on page 5 shows a typical design flow using MegaCore functions and the OpenCore feature.





## **Altera Devices**

The Reed-Solomon (RS) MegaCore function has been optimized and targetted for Altera FLEX 10K devices and APEX 20K devices; the RS encoder can also be implemented in FLEX 6000 devices.

The FLEX 10K embedded PLD family delivers the flexibility of traditional programmable logic with the efficiency and density of gate arrays with embedded memory. FLEX 10K devices feature embedded array blocks (EABs), which are 2 Kbits of RAM that can be configured as  $256 \times 8$ ,  $512 \times 4$ ,  $1,024 \times 2$ , or  $2,048 \times 1$  blocks. The new 2.5-V FLEX 10KE devices support efficient implementation of dual-port RAM, and further enhance the performance of the FLEX 10K family.

APEX 20K devices offer complete system-level integration on a single device. The APEX MultiCore<sup>TM</sup> architecture delivers the ultimate in design flexibility and efficiency for high-performance System-on-a-Programmable Chip<sup>TM</sup> applications. With densities ranging from 100,000 to 1,000,000 gates, the APEX 20K architecture integrates look-up table (LUT) logic, product-term logic, and memory into a single architecture, eliminating the need for multiple devices, saving board space, and simplifying the implementation of complex designs.

In the APEX MultiCore architecture, embedded system blocks (ESBs) and logic array blocks (LABs) are combined into MegaLAB<sup>™</sup> structures. Each APEX 20K ESB can be configured as product-term logic, enabling APEX 20K devices to achieve unmatched integration efficiency, as LUT logic or as memory. The ESB can be configured as dual-port RAM, with a wide range of RAM widths and depths, or ROM in APEX 20K devices, and as content-addressable memory (CAM), a memory technology that accelerates applications requiring fast searches, in APEX 20KE devices.



For more information on FLEX 10K and APEX 20K devices, refer to the following documents:

- FLEX 10K Embedded Programmable Logic Family Data Sheet
- FLEX 10KE Embedded Programmable Logic Family Data Sheet
- APEX 20K Programmable Logic Device Family Data Sheet

## **Software Tools**

Altera offers the fastest, most powerful, and most flexible programmable logic development software in the industry. The MAX+PLUS II and Quartus software offer a completely integrated development flow and an intuitive, graphical user interface, making them easy to learn and use.

The MAX+PLUS II software offers a seamless development flow, allowing you to enter, compile, and simulate your design and program devices using a single, integrated tool, regardless of the Altera device you choose. Altera's fourth-generation Quartus software offers designers the ideal platform for processing multi-million gate designs, with state-of-the-art features that shorten design cycles, streamline development flows, and reduce verification times. The Quartus software shortens design cycles with the revolutionary nSTEP<sup>TM</sup> Compiler, which permits incremental recompilation, and multiple processor support that can operate locally or across networks and even platforms.

# MegaWizard Plug-Ins

MegaWizard<sup>™</sup> Plug-Ins are parameterization tools that help you integrate megafunctions into your designs without requiring the use of third-party tools. You can use this feature in the MAX+PLUS II and Quartus software or as a stand-alone tool with third-party EDA design interfaces. MegaWizard Plug-Ins provide maximum flexibility, allowing you to customize megafunctions without changing your design's source code. You can integrate a parameterized megafunction in any hardware description language (HDL) or netlist file using any EDA tool.

The MAX+PLUS II MegaWizard Plug-In Manager allows you to launch the megafunction's wizard so you can set the megafunction's parameters to fit your design. A custom megafunction is then generated, which you can instantiate in your design file.

#### Introduction

## **EDA Interfaces**

Altera has worked closely with major EDA vendors to develop the best interface any PLD software has to offer. As a standard feature, the MAX+PLUS II software interfaces with all major EDA design tools, including tools for ASIC designers. Once a design is captured and simulated using the tool of your choice, you can transfer your EDIF file directly into the MAX+PLUS II software. After synthesis and fitting, you can transfer your file back into your tool of choice for simulation. The MAX+PLUS II system outputs the full-timing VHDL, Verilog HDL, Standard Delay Format (SDF), and EDIF netlists that can be used for postroute device- and system-level simulation. Altera opened the Quartus interface to various EDA partners to enable them to provide unmatched levels of integration. NativeLink<sup>TM</sup> integration provides a truly seamless interface to major EDA software tools to support existing design flows, eliminating the need to learn new design tools.

To simplify the design flow between the MAX+PLUS II software and other EDA tools, Altera has developed the MAX+PLUS II Altera Commitment to Cooperative Engineering Solutions (ACCESS<sup>SM</sup>) Key Guidelines. These guidelines provide complete instructions on how to create, compile, and simulate your design with tools from leading EDA vendors. The MAX+PLUS II ACCESS Key Guidelines are part of Altera's ongoing efforts to give you state-of-the-art tools that fit into your design flow, and to enhance your productivity for even the highest-density devices. The MAX+PLUS II ACCESS Key Guidelines are available on the Altera web site (http://www.altera.com) and the MAX+PLUS II CD-ROM.





# Specifications Contents

### July 1999, ver. 1

### User Guide

| Features1              | 1 |
|------------------------|---|
| General Description    | 1 |
| Functional Description |   |
| MegaWizard Plug-In1    |   |
| Encoder Signals        |   |
| Decoder Signals1       |   |
| Performance            |   |





# **Specifications**

#### July 1999, ver. 1

#### **User Guide**

### Features

- High-performance encoder/decoder for error detection and correction
- Easy-to-use MegaWizard<sup>™</sup> Plug-In
  - Generates parameterized encoders or decoders
- Generates example test vectors
- Efficient VHDL simulation model
- Fully parameterized Reed-Solomon function including:
  - Number of bits per symbol
  - Number of symbols per codeword
  - Number of check symbols per codeword
  - Field polynomial
  - First root of generator polynomial
- Decoder implementation options:
  - Discrete or streaming (pipelined)
  - Fast or small
- Optimized for the FLEX<sup>®</sup> 10K and APEX<sup>TM</sup> 20K device architectures

# General Description

Reed-Solomon (RS) codes are widely used for error detection and correction. To use RS codes, a data stream is first broken into a series of codewords. Each codeword consists of several information symbols followed by several check symbols (also known as parity symbols). Symbols can contain an arbitrary number of bits. The Altera<sup>®</sup> RS MegaCore<sup>™</sup> function supports four to eight bits per symbol. In an error correction system, the encoder adds parity symbols to the data stream prior to its transmission over a communications channel. Once the data is received, the decoder checks for and corrects any errors.

RS codes are described as (N,K) where N is the total number of symbols per codeword, and K is the number of information symbols. Errors are defined on a symbol basis (i.e., any number of bit errors within a symbol is considered as only one error). A RS decoder can correct one symbol error for every two check symbols in a codeword. However, if a codeword contains many errors, the decoder can only detect up to one symbol error for each check symbol.

RS codes are based on finite-field (i.e., Galois field) arithmetic. All arithmetic operations (i.e., addition, subtraction, multiplication, and division) on field elements give results that are an element of the field. The size of the Galois field is determined by the number of bits per symbol; specifically, the field has  $2^m$  elements, where *m* is the number of bits per symbol. A specific Galois field is defined by a polynomial, which is user-defined for the RS MegaCore function. The MegaWizard Plug-In only lets the user select valid field polynomials.

The maximum number of symbols in a codeword is limited by the size of the finite field to  $2^m - 1$ . For example, a code based on 8-bit symbols can have up to 255 symbols per codeword.

# Functional Description

Table 1 shows the RS MegaCore function's parameters. The parameters are specified using the MegaWizard Plug-In, and define the specific RS code for the encoder or decoder.

| -            |                                     |                                                                                                                                                                                                                                       |
|--------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter    | Range                               | Description                                                                                                                                                                                                                           |
| N            | $R + 1$ to $2^m - 1$                | Specifies the total number of symbols per codeword.                                                                                                                                                                                   |
| R            | 4 to <i>N</i> – 1 maximum is 50 (1) | Specifies the number of check symbols per codeword.                                                                                                                                                                                   |
| m            | 4 to 8                              | Specifies the number of bits per symbol.                                                                                                                                                                                              |
| field        | Any valid polynomial (2)            | Specifies the polynomial defining the Galois field.                                                                                                                                                                                   |
| genstart     | 0 to $(2^m - 1 - R)$                | Indicates the first root of the generator polynomial.                                                                                                                                                                                 |
| architecture | Discrete or streaming (3)           | Specifies a discrete or streaming architecture. The discrete<br>architecture processes one entire codeword before starting on<br>the next. The streaming architecture creates a pipelined<br>decoder with a depth of three codewords. |
| speed        | Half or full (3)                    | Controls the amount of logic used to determine the location<br>and number of errors. The full-speed setting creates a large,<br>high-performance function. The half-speed setting creates a<br>small, lower-performance function.     |

### Table 1. RS MegaCore Function Parameters

#### Notes:

(1) An even and odd number of check symbols are allowed.

(2) The MegaWizard Plug-in only allows the selection of legal values.

(3) These parameters apply to the decoder only.

### MegaWizard Plug-In

You can launch the MegaWizard Plug-In Manager from within the MAX+PLUS II or Quartus software, or you can run it from the command line. The wizard generates a custom megafunction that you can instantiate in your design. Table 2 highlights the wizard's main features.

Table 2. RS MegaCore Function Wizard Options

| Option                                   | Description                                                                                                                                                                                  |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of function                         | Specifies an RS encoder or decoder                                                                                                                                                           |
| Implementation parameters (decoder only) | Specifies a discrete or streaming decoder, and whether to use half- or full-speed implementation                                                                                             |
| Parameters                               | Specifies the number of bits per symbol, the number of symbols per codeword, the number of check symbols per codeword, the field polynomial, and the first root of the generator polynomial. |

When you finish going through the wizard, it generates a VHDL component declaration file (**.cmp**) and the following:

- Text Design File (.tdf), VHDL Design File (.vhd), or Verilog Design File (.v) depending on your selection, used to instantiate an instance of the RS encoder/decoder in your design
- MAX+PLUS II Vector File (.vec) used for simulation within the MAX+PLUS II environment
- Symbol File (.sym) used to instantiate the RS encoder/decoder into a schematic design
- Hexadecimal (Intel-Format) File (.hex) with the contents of the ROM blocks used in the function

The RS MegaCore function has an interactive wizard-driven interface that allows you to create custom encoders or decoders easily. The wizard generates an instance of the function with your choice of parameters in AHDL, VHDL, or Verilog HDL, which you can integrate into your system design.

### **Encoder Signals**

The Reed-Solomon encoder is fully synchronous and operates on the rising edge of sysclk. The function's internal registers are cleared asynchronously by setting reset high. To begin the encoding process, a high pulse of at least one clock cycle must be applied on start. After start is de-asserted, when enable is asserted, data is entered at rsin[] and encoded at the rising edge of sysclk. The remaining information symbols appear in subsequent cycles as long as enable is asserted. The function outputs the first codeword symbol after the same clock edge that clocks in the first information symbol. The check symbols are output during the *R* clock cycles after the information symbols. The start signal must be asserted before each codeword is encoded.

The enable signal allows the encoder to perform either continuous or discrete (discontinuous) operation. If enable is de-asserted, the encoder stops processing data; if enable is asserted, the encoder restarts processing data. Table 3 describes the signals used by the Reed-Solomon encoder MegaCore function.

| Table 3. Encoder Signals |        |                                                           |  |
|--------------------------|--------|-----------------------------------------------------------|--|
| Name                     | Туре   | Description                                               |  |
| sysclk                   | Input  | System clock.                                             |  |
| reset                    | Input  | Resets the encoder asynchronously.                        |  |
| start                    | Input  | Sets the encoder to process a new codeword.               |  |
| enable                   | Input  | Enables data into the encoder and on the output data bus. |  |
| rsin[]                   | Input  | <i>m</i> -bit wide input data bus.                        |  |
| rsout[]                  | Output | <i>m</i> -bit wide output data bus.                       |  |

Figures 1 and 2 show the waveforms for discrete and continuous encoding.



### Figure 1. Discrete Encoding

### **Decoder Signals**

A discrete decoder processes one codeword at a time and must be reset between each codeword. The decoder receives the codeword's first symbol on the rising edge of sysclk after reset is de-asserted, depending on the value of dsin. The rdyin signal is asserted during reset and remains asserted until the decoder receives the last codeword symbol.

The outvalid signal is asserted when the decoder outputs valid data on rsout[]. When dsout is asserted, the discrete decoder outputs one symbol on each rising clock edge until all data is transferred. The outvalid signal is deasserted when all data is transferred. If the discrete decoder detects more errors than it can correct, it asserts decfail and presents the uncorrected data on rsout[].

The streaming decoder interface is similar to the discrete decoder, except the streaming decoder is only reset once. If reset is asserted while codewords are being decoded, the codewords are lost. The rdyin signal indicates when the streaming decoder can accept a new codeword; once rdyin goes high, the decoder expects a new symbol at each rising clock edge, controlled by dsin. At startup, dsin must remain de-asserted for at least one clock cycle after reset is de-asserted.

The streaming decoder has a pipeline depth of three codewords. Therefore, the decoder must receive three codewords before it places the first corrected codeword at rsout[]. The outvalid signal is not asserted until the first valid codeword is available at rsout[]. When outvalid is asserted, corrected symbols are presented at rsout[] on every clock cycle, controlled by dsout. If the streaming decoder detects more errors than it can correct, it asserts decfail and presents the uncorrected codeword on rsout[].

Table 4 describes the signals used by the RS decoder MegaCore function.

| Table 4. RS Decoder Signals |        |                                                                                                                                                                                                                       |  |  |
|-----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Name                        | Туре   | Description                                                                                                                                                                                                           |  |  |
| sysclk                      | Input  | System clock.                                                                                                                                                                                                         |  |  |
| reset                       | Input  | Decoder reset. The discrete decoder must be reset between each codeword.                                                                                                                                              |  |  |
| rsin[]                      | Input  | <i>m</i> -bit wide input data bus.                                                                                                                                                                                    |  |  |
| dsin                        | Input  | Data input control. Data input only takes place in clock cycles when dsin is asserted. In the streaming decoder, dsin must remain de-asserted for at least one clock cycle after reset is de-asserted.                |  |  |
| dsout                       | Input  | Data output control. Data can be output when dsout is asserted. If dsout is not asserted, data is not output. There is a three-cycle latency between a change in dsout and the time when the output starts and stops. |  |  |
| bypass                      | Input  | When asserted, the decoder outputs the uncorrected input data instead of the corrected data. All other operations are unaffected and the decoder's latency remains the same.                                          |  |  |
| rsout[]                     | Output | <i>m</i> -bit wide output data bus.                                                                                                                                                                                   |  |  |
| rdyin                       | Output | Indicates the decoder is ready to accept a new codeword.                                                                                                                                                              |  |  |
| outvalid                    | Output | Asserted when the decoder outputs a codeword.                                                                                                                                                                         |  |  |
| decfail                     | Output | Asserted at the beginning of a data output when the decoder has detected errors and cannot correct them.                                                                                                              |  |  |
| numerr[]                    | Output | Number of symbol errors found.                                                                                                                                                                                        |  |  |

Figures 3 and 4 show decoder timing diagrams. Note that at least one clock cycle separation is required between reset deassertion and dsin assertion.





# Performance

You can calculate the decoder performance using the formulae in Table 5, which define the maximum number of clock cycles required to process each codeword.

| Table 5. Performance Calculations |              |                       |  |
|-----------------------------------|--------------|-----------------------|--|
| Speed                             | Discrete (1) | Streaming             |  |
| half                              | 3N+11R       | max [(N + R),(10R)]   |  |
| full                              | 3N+8R        | $\max[(N + R), (7R)]$ |  |

Note:

(1) First symbol in to last symbol out

Table 6 shows the function's performance and area utilization for FLEX 10KE devices. The performance is derived from the formulae in Table 5 and maximum frequency at which the design can operate.

| Table 6. Performance & Area Utilization |            |                            |       |             |              |                 |
|-----------------------------------------|------------|----------------------------|-------|-------------|--------------|-----------------|
| Architecture                            | Parameters | Parameters Utilization (1) |       | Performance |              |                 |
|                                         |            |                            | LEs   | EABs        | Mbits/second | Msymbols/second |
| streaming                               | (15,11)    | speed = full, $m = 4$      | 455   | 6           | 162          | 40              |
| streaming                               | (31,25)    | speed = full, m= 5         | 706   | 6           | 273          | 54              |
| streaming                               | (55,49)    | speed = half, $m = 6$      | 844   | 6           | 400          | 66              |
| streaming                               | (204,188)  | speed = half, $m = 8$      | 2,543 | 6           | 438          | 54              |
| discrete                                | (204,188)  | speed = half, $m = 8$      | 1,988 | 3           | 112          | 14              |
| streaming                               | (207,187)  | speed = half, $m = 8$      | 3,265 | 7           | 318          | 39              |

#### Note:

(1) LEs = logic elements, EABs = embedded array blocks.

Overall resource requirements vary widely depending on the parameter values used. The number of logic cells required to implement the function is linearly dependent on both the field size and the number of check symbols. The number of EABs used depends on whether the decoder is discrete (3 or 4 EABs) or streaming (6 or 7 EABs). The difference in the number of EABs used is caused by the genstart parameter. If this parameter is less than or equal to 1, the fewer number of EABs is used.



# Getting Started Contents

### July 1999, ver. 1

### User Guide

| Download & Install the RS MegaCore Function             |    |
|---------------------------------------------------------|----|
| Obtaining MegaCore Functions                            |    |
| Installing the MegaCore Files                           |    |
| Generate a Custom RS Function                           |    |
| Compile & Simulate in the MAX+PLUS II Software          | 29 |
| Simulate Using VHDL Models                              |    |
| Setting Up Your System                                  |    |
| Using the VHDL Model                                    |    |
| Perform Synthesis Compilation & Post-Routing Simulation |    |
| Configuring a Device                                    |    |



# **Getting Started**

#### July 1999, ver. 1

#### **User Guide**

Altera<sup>®</sup> digital signal processing (DSP) MegaCore<sup>TM</sup> functions provide solutions for integrating Reed-Solomon (RS) functions into your digital communications system. The functions are optimized for Altera FLEX<sup>®</sup> 10K and APEX<sup>TM</sup> 20K devices, greatly enhancing your productivity by allowing you to focus efforts on the custom logic in the system. This section describes how to obtain the RS MegaCore function, explains how to install it on your PC, and walks you through the process of implementing the function in a design. You can test-drive MegaCore functions using Altera's OpenCore<sup>TM</sup> feature to simulate the functions within your custom logic. When you are ready to generate programming or configuration files, you should license the function by contacting your local Altera sales representative.

This design walkthrough involves the following steps:

- 1. Download and install the RS MegaCore function.
- 2. Generate a custom RS function.
- 3. Implement your system using AHDL, VHDL, Verilog HDL, or schematic entry.
- 4. Compile your design and perform place-and-route.
- 5. Use the RS MegaCore function wizard-generated VHDL or Verilog HDL simulation models to confirm the operation of your system.
- 6. License the RS MegaCore function and configure the devices.

The instructions assume that:

- You are using a PC.
- You are familiar with the MAX+PLUS II software.
- MAX+PLUS II version 9.2 or higher is installed in the default location (c:\maxplus2).
- You are using the OpenCore feature to test-drive the RS MegaCore function or you have licensed the function.

# Download & Install the RS MegaCore Function

Before you can start using Altera MegaCore functions, you must obtain the MegaCore files and install them on your PC. The following instructions describe this process.

### **Obtaining MegaCore Functions**

If you have Internet access, you can download the RS MegaCore function from the Altera web site at **http://www.altera.com**. Follow the instructions below to obtain the RS MegaCore function via the Internet. If you do not have Internet access, you can obtain the RS MegaCore function from your local Altera representative.

- 1. Run your web browser (e.g., Netscape Navigator or Microsoft Internet Explorer).
- 2. Open the URL http://www.altera.com.
- 3. Click the Tools icon on the home page toolbar.
- 4. Click the MegaCore Functions link.
- 5. Click the link for the RS MegaCore function.
- 6. Follow the on-line instructions to download the function and save it to your hard disk.

### Installing the MegaCore Files

For Windows 95/98 and Windows NT 4.0, follow the instructions below:

- 1. Click **Run** (Start menu).
- 2. Type *<path name>\<filename>*.exe, where *<path name>* is the location of the downloaded MegaCore function and *<filename>* is the filename of the function. Click **OK**.
- 3. The **MegaCore Installer** dialog box appears. Follow the on-line instructions to finish installation.
- 4. After you have finished installing the MegaCore files, you must specify the directory in which you installed them (e.g., *<path name>/reed\_solomon/lib)* as a user library in the MAX+PLUS II software. Search for "User Libraries" in MAX+PLUS II Help for instructions on how to add these libraries.

# Generate a Custom RS Function

This section describes the design flow using Altera RS MegaCore function and the MAX+PLUS II development system. Altera provides a MegaWizard Plug-In with the RS MegaCore function. The MegaWizard<sup>TM</sup> Plug-In Manager, which you can use within the MAX+PLUS II software or as a stand-alone application, lets you create or modify design files to meet the needs of your application. You can then instantiate the custom megafunction in your design file.

You can use Altera's OpenCore feature to compile and simulate the MegaCore functions, allowing you to evaluate the functions before deciding to license them. However, you must obtain a license from Altera before you can generate programming files or EDIF, VHDL, or Verilog HDL netlist files for simulation in third-party EDA tools.

You should use the MAX+PLUS II software version 9.2 or higher when designing with the RS MegaCore function. The function relies on library files that only exist in these versions of software.

To create a custom version of the RS MegaCore function, follow these steps:

- Start the MegaWizard Plug-in Manager by choosing the MegaWizard Plug-In Manager command (File menu) in any MAX+PLUS II application, or by starting the stand-alone version of the MegaWizard Plug-In Manager by typing the command megawiz at a command. The MegaWizard Plug-In Manager dialog box is displayed.
- Refer to MAX+PLUS II Help for detailed instructions on how to use the MegaWizard Plug-In Manager.
- 2. Specify that you want to create a new custom megafunction and click Next.
- 3. Select *RS Encoder Decoder* in the *Communication* folder (see Figure 1).



Figure 1. Selecting the Megafunction

- 4. Choose the language for the output file(s)—either AHDL, VHDL, or Verilog HDL—and specify a filename. Click **Next**.
- 5. Select whether you wish to create a Reed-Solomon encoder or decoder. If you are creating a decoder, you must also specify the implementation parameters: whether the decoder is discrete or streaming, and whether to use a faster or smaller implementation (see Figures 2 and 3). Click **Next**.

| MegaWizard Plug-In Manager - RS CODEC -                                                                                                                                                                                 | 1.00 [page 1 of 4]                                                                                                                                         | X                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| test<br>rsin[41] rsout[41]<br>sysclk rdyin<br>reset outvalid<br>dain decfail<br>dain decfail<br>bypass<br>n = 6<br>r = 4<br>impol = 19<br>x <sup>44</sup> + x <sup>41</sup> + 1<br>gentart = 0<br>full discrete decoder | Do you want an encoder or a<br>C Encoder<br>Decoder<br>Choose the type of decoder<br>Choose the type of decoder<br>Choose the type of decoder<br>Streaming | Speed/Area Tradeoff<br>Full - Faster<br>Half - Smaller |
|                                                                                                                                                                                                                         | Cancel                                                                                                                                                     | < Back Next > Finish                                   |

### Figure 2. Selecting the Decoder



| MegaWizard Plug-In Manager - RS CODEC -                                                                              | - 1.00 [page 1 of 4] 🛛 🔀            |
|----------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| $\frac{\text{test}}{\text{rsin[41] rsout[41]}}$ syscik reset start enable $n = 6$ $r = 4$ impol = 19 $x'4 + x'' + 1$ | Do you want an encoder or a decoder |
| genstart = 0<br>encoder                                                                                              | Cancel < Back Next > Finish         |

6. Choose the parameters that define the specific Reed-Solomon code you wish to implement (see Figure 4). You can either enter the parameters one by one or click **DVB Standard** to use digital video broadcast (DVB) standard values. See Table 1 on page 12 for a description of the parameters. The MegaWizard Plug-In only allows you to select legal combinations of parameters. Click **Next** when you are finished.

| Figure 4. Choosing the Parameter                                                                                                                                                                                                                                                                                                                                                                  | rs                                                                                                                                                                                                |                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| rigure 4. Choosing the Parameter         MegaWizard Plug-In Manager - RS CODEC         test         rsin[8.1]       rsout[8.1]         sysclk       rdyin         reset       outvalid         dsin       decfail         dsout       numerr[5.1]         bypass       n = 204         r = 16       impol = 285         x*8 + x*4 + x*3 + x*2 + 1       genstat = 0         full discrete decoder | 1.00 [page 2 of 4] Number of bits per symbol Number of symbols per codeword Number of check symbols per codeword Field polynomial First root of polynomial generator Preseted values DVB Standard | 8     ▼       204     ▼       100     ▼       285     ▼       0     ▼ |
|                                                                                                                                                                                                                                                                                                                                                                                                   | Cancel < Back                                                                                                                                                                                     | Next > Finish                                                         |

7. Choose whether you want to generate vector files. The MegaWizard Plug-In also lists any memory or vector files generated (see Figure 5).

| -                                                                                                   | ecifying Vector & Mo<br>lug-In Manager - RS CODEC                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>,</b> <del>,</del> <del>,</del> <del>,</del> <del>,</del> <del>,</del> <del>,</del> <del>,</del> | test         rsin[81]       rsout[81]         sysclk       rdyin         reset       outvalid         dsin       decfail         dsout       numerr[51]         bypass       n         n= 204       r= 16         impol = 285 $x^8 + x^4 + x^3 + x^2 + 1$ genstart = 0       tull discrete decoder | ✓ Generate Vector Files         The following vector file will be generated :         Itest.vec         The following memory files will be generated :         Imv_8_285.hex         [evnum_8_285_0.hex         Cancel       < Back       Next > |
|                                                                                                     |                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                  |

8. The final screen lists the design files that the wizard creates. In addition to these files, the wizard creates two Hexadecimal Files (.hex) that define the contents of the ROM used by the MegaCore function, and a Vector File (.vec) that can be used to simulate the function in the MAX+PLUS II software. Click **Finish**.

Once you have created a custom megafunction, you can integrate it into your system design and compile.

# Simulate Using VHDL Models

Altera provides register transfer level (RTL) VHDL models that you can use to simulate the functionality of the RS function in your system. The VHDL models are supplied as pre-compiled libraries for the ModelSim simulator and support both encoding and decoding functions. You can integrate these RTL models into your system, speeding simulation. Additionally, you can synthesize the MegaCore function in the MAX+PLUS II software and then generate VHDL Output Files (**.vo**) for simulation in third-party simulators.

The following instructions describe how to set up your system and how to simulate the VDHL models using ModelSim.

### **Setting Up Your System**

The pre-compiled VHDL model is provided with the RS MegaCore function, and is installed in the directory **sim\_lib\vhdl\ModelSim\ReedS**. Follow the steps below to set up your system to use the model.

1. Run the ModelSim software and create a logical map called **ReedS** to the directory containing the compiled library by typing the following command in the ModelSim software:

Vmap ReedS <Drive:>\<RS MegaCore Path>
 \sim\_lib\vhdl\ModelSim\ReedS

You can also use the ModelSim graphical user interface to create the logical map. Refer to the ModelSim on-line help for details.

- Altera provides sample testbenches and configuration files with the models in the sim\_lib\vhdl\ModelSim\testbench directory. You should compile these files and save them into the ReedS library before simulating in the ModelSim software by performing the following steps:
  - a. Choose **Compile** (File menu).
  - In the Compile HDL Source Files dialog box, click Default Options (see Figure 6). The Compiler Options dialog box appears (see Figure 7).

|                                                         |                                                                                     |              | ?       |
|---------------------------------------------------------|-------------------------------------------------------------------------------------|--------------|---------|
| Library:                                                | ReedS                                                                               | <u> </u>     |         |
| Look in:                                                | 🔄 testbench                                                                         | - 🗈          | 📥 📰 🏢   |
| ₩ Bench_ds<br>₩ Bench_str<br>₩ Rs5_std_d<br>₩ Rs5_std_s | RS_std<br>deliverables<br>melease_1.0<br>sim_lib<br>whd<br>Model<br>emitted<br>(E:) | Sim<br>bench |         |
| File <u>n</u> ame:                                      | Bench_dsca.vhd                                                                      |              | Compile |
| Files of <u>type</u> :                                  | HDL Files (*.vhdl,*.vhd;*.v)                                                        | ¥            | Done    |
|                                                         | Default Options                                                                     | Edit 9       | Source  |

### Figure 6. Compile HDL Source Files Dialog Box

### Figure 7. Compiler Options

| Disable loading messages<br>Show source lines with errors |
|-----------------------------------------------------------|
|                                                           |
|                                                           |
|                                                           |
| Flag Warnings On:                                         |
| Process without a WAIT statement                          |
| 🗖 Null Range                                              |
| No space in time literal (e.g. 5ns)                       |
| Multiple drivers on unresolved signals                    |
|                                                           |

- c. In the **Compiler Options** dialog box, turn on the *Use 1993 Language Syntax* option in the VHDL tab. Click **OK**.
- d. In the **Compile HDL Source Files** dialog box, select *ReedS* in the *Library* drop down list.
- e. Select the files you wish to compile and click Compile.
- f. Once compilation finishes, click **Done**.

### **Using the VHDL Model**

To use the model, you must first instantiate it in your system. Altera provides two generic testbenches and configurations to demonstrate how to use the models; **cfg\_Rs5\_std\_str\_tb** is for the streaming decoder and **cfg\_Rs5\_std\_dsc\_tb** is for the discrete decoder. Both files include the encoder and a testbench with a generic stimulus and a generic channel introducing some errors. These configurations must be loaded specifying the parameter values (for non-default values). Five of the parameters (n, check, m, irrpol, and genstart) can be obtained from page 4 of the MegaWizard Plug-In. Refer to Figure 1 on page 24 for an example of the wizard.

The speed parameter can be set to "full" or "half;" the clock\_period parameter can be any valid time period (for example, 30 ns). See Table 1 on page 12 for a detailed description of the parameters.

You can quickly load the configuration from the command line in the ModelSim software, for example:

```
vsim -Girrpol=37 -Ggenstart=1 -Gm=5 -Gspeed=\"full\"
    -Gn=31 -Gcheck=6 {-Gclock_period=30 ns}
    ReedS.cfg_rs5_std_dsc_tb
```

You can also use the ModelSim graphical user interface to load the configuration. Refer to the ModelSim on-line help for details.

To instantiate the VHDL model in your system, you can instantiate the parameterized models by using the generic testbenches as templates. Alternatively, you can instantiate the VHDL entity created by the MegaWizard Plug-In, which acts as a wrapper to the parameterized model.

The following steps explain how to compile and simulate your design in the MAX+PLUS II software.

# Compile & Simulate in the MAX+PLUS II Software

- For the best results, you should turn on the *Manual Carry Chain* logic option when compiling your design in the MAX+PLUS II software. Also, you should turn on *Register Packing* (this reduces the size by 10 to 15%, but may reduce speed) in the **Global Project Logic Synthesis** dialog box.
- 1. Open the MAX+PLUS II Compiler.
- 2. Click **Start** to compile your design.
- 3. Run the MAX+PLUS II Simulator. The Vector File created by the MegaWizard Plug-In Manager for your custom RS MegaCore function is loaded automatically. Click **Start** to begin simulation.

4. One simulation has completed, click the **Open SCF** button to view the waveform for the design.

Figure 8 shows an example waveform display simulated in the MAX+PLUS II Simulator.



Figure 8. Example RS MegaCore Simulation

After you have verified that your design is functionally correct, you are ready to perform system verification.

# Perform Synthesis Compilation & Post-Routing Simulation

As a standard feature, the Altera MAX+PLUS II software works seamlessly with tools from all EDA vendors, including Cadence, Exemplar Logic, Mentor Graphics, Synopsys, Synplicity, and Viewlogic. After you have licensed the MegaCore function, you can generate EDIF, VHDL, Verilog HDL, and Standard Delay Output Files from the MAX+PLUS II software and use them with your existing EDA tools to perform functional modeling and post-route simulation of your design.

The following sections describe the design flow to compile and simulate your custom MegaCore design with a third-party EDA tool. Refer to Figure 2 on page 4, which shows the design flow for interfacing your third-party EDA tool with the MAX+PLUS II software.

To synthesize your design in a third-party EDA tool and perform post-route simulation, perform the following steps:

1. Create your custom design instantiating a RS MegaCore function.

- 2. Synthesize the design using your third-party EDA tool. Your EDA tool should treat the MegaCore instantiation as a black box by either setting attributes or ignoring the instantiation.
- For more information on setting compiler options in your third-party EDA tool, refer to the MAX+PLUS II ACCESS Key Guidelines.
- 3. After compilation, generate a hierarchical EDIF netlist file in your thirdparty EDA tool.
- 4. Open your EDIF file in the MAX+PLUS II software.
- 5. Set your EDIF file as the current project in the MAX+PLUS II software.
- 6. Choose EDIF Netlist Reader Settings (Interfaces menu).
- 7. In the **EDIF Netlist Reader Settings** dialog box, select the vendor for your EDIF netlist file in the *Vendor* drop-down list box and click **OK**.
- 8. Make logic option and/or place-and-route assignments for your custom logic using the commands in the Assign Menu.
- 9. In the MAX+PLUS II Compiler, make sure **Functional SNF Extractor** (Processing menu) is turned off.
- 10. Turn on the **Verilog Netlist Writer** or **VHDL Netlist Writer** command (Interfaces menu), depending on the type of output file you want to use in your third-party simulator. Use the *1993 VHDL language* option.
- 11. Compile your design. The MAX+PLUS II Compiler synthesizes and performs place-and-route on your design, and generates output and programming files.
- 12. Import your MAX+PLUS II-generated output files (.edo, .vho, .vo, or .sdo) into your third-party EDA tool for post-route, device-level, and system-level simulation.

# Configuring a Device

After you have compiled and analyzed your design, you are ready to configure your targeted Altera device. If you are evaluating the MegaCore function with the OpenCore feature, you must license the function before you can generate configuration files.

