

# Nios II Performance Benchmarks

July 2008, version 3.0 Data Sheet

## Performance Benchmarks Overview

This data sheet lists the performance and logic element (LE) usage for the Nios® II version 8.0 soft processor and peripherals. The Nios II soft processor is configurable and designed for implementation in Altera® FPGAs. The following Nios II processors were used for these benchmarks:

- Nios II /f The Nios II /f "fast" processor is designed for high performance and presents the most configuration options.
- Nios II /s The Nios II /s "standard" processor is designed for small size while maintaining moderate performance.
- Nios II /e The Nios II /e "economy" processor is designed to achieve the smallest possible processor size.

The default options for the Nios II processor were chosen for these benchmarks, unless specified otherwise. All of the designs were compiled using the Quartus® II version 8.0 software.



Your results may vary slightly depending on the version of the Quartus II software, the version of the Nios II processor, and the particular Altera device targeted. Also, any changes to the system logic design may change the performance and LE usage.

Tables 1 and 2 list the maximum clock frequency ( $f_{MAX}$ ) and millions of instructions per second (MIPS) for a system with the following components:

- Nios II/f processor (version 8.0) with Joint Test Action Group (JTAG)
   Debug Module
- JTAG universal asynchronous receiver/transmitter (UART)
- 64 Kbyte on-chip memory (Cyclone® designs use 1 Mbyte of off-chip synchronous dynamic random access memory [SDRAM])
- Avalon Memory-Mapped pipeline bridge
- Timer



The Fast design example is an example of a system that has all the components listed. You can download the Fast design example from *Nios II Embedded Processor Design Examples*. Refer to the readme file for further information on Fast design example.

| Table 1. Maximum Clock Frequency ( $f_{MAX}$ ) for Nios II Processor System Note (1) |                  |            |            |            |  |
|--------------------------------------------------------------------------------------|------------------|------------|------------|------------|--|
| Device Family                                                                        | Device Used      | Nios II /f | Nios II /s | Nios II /e |  |
| Stratix® IV (2)                                                                      | EP4SGX230HF35C2  | 290        | 250        | 340        |  |
| Stratix III                                                                          | EP3SL150F1152C2  | 290        | 230        | 340        |  |
| Stratix II                                                                           | EP2S60F1020C3    | 220        | 170        | 285        |  |
| Stratix                                                                              | EP1S80F1020C5    | 150        | 130        | 170        |  |
| HardCopy® II                                                                         | HC230F1020C      | 200        | 200        | 320        |  |
| HardCopy Stratix                                                                     | EP1S80F1020C5_HC | 150        | 130        | 175        |  |
| Cyclone® III                                                                         | EP3C40F324C6     | 175        | 145        | 215        |  |
| Cyclone II                                                                           | EP2C20F484C6     | 140        | 110        | 195        |  |
| Cyclone                                                                              | EP1C20F400C6     | 135        | 120        | 175        |  |

### Note to Table 1:

- These results were generated using seed sweeping and synthesis/fitting settings in the Quartus II software.
- (2) Stratix IV results are based on preliminary Timing Models.

Table 2 shows the MIPS value for different types of Nios II processor, while Table 3 shows the ratio of MIPS over system clock (MIPS/MHz). From Table 2, we can see that the Nios II/f processor is running at over 200 MIPS when implemented in a Stratix II or later devices.

| (Part 1 of 2)    |                  |            |            |            |
|------------------|------------------|------------|------------|------------|
| Device Family    | Device Used      | Nios II /f | Nios II /s | Nios II /e |
| Stratix IV (2)   | EP4SGX230HF35C2  | 340        | 150        | 48         |
| Stratix III      | EP3SL150F1152C2  | 340        | 140        | 48         |
| Stratix II       | EP2S60F1020C3    | 250        | 110        | 45         |
| Stratix          | EP1S80F1020C5    | 170        | 80         | 27         |
| HardCopy II      | HC230F1020C      | 230        | 130        | 50         |
| HardCopy Stratix | EP1S80F1020C5_HC | 165        | 85         | 27         |
| Cyclone III      | EP3C40F324C6     | 195        | 90         | 30         |
| Cyclone II       | EP2C20F484C6     | 145        | 55         | 18         |

| Table 2. MIPS for Nios II Processor System (Dhrystone Benchmark v2.1)         Note (1) |  |
|----------------------------------------------------------------------------------------|--|
| (Part 2 of 2)                                                                          |  |

| Device Family | Device Used  | Nios II /f | Nios II /s | Nios II /e |
|---------------|--------------|------------|------------|------------|
| Cyclone       | EP1C20F400C6 | 130        | 52         | 17         |

Note to Table 2:

- These results were generated using seed sweeping and synthesis/fitting settings in the Ouartus II software.
- (2) Stratix IV MIPS results are based on estimations.

Table 3 shows the ratio of MIPS over system clock (MIPS/MHz). The MIPS reported were obtained using the Dhrystone benchmark version 2.1.

| Table 3. MIPS/MHz Ratio for Nios II Processor System on Various Device Families |            |            |            |  |
|---------------------------------------------------------------------------------|------------|------------|------------|--|
| Device Family                                                                   | Nios II /f | Nios II /s | Nios II /e |  |
| Stratix IV                                                                      | 1.183      | 0.611      | 0.138      |  |
| Stratix III                                                                     | 1.183      | 0.611      | 0.138      |  |
| Stratix II                                                                      | 1.183      | 0.611      | 0.138      |  |
| Cyclone III                                                                     | 1.109      | 0.604      | 0.138      |  |
| Cyclone II                                                                      | 1.105      | 0.518      | 0.107      |  |



The MIPS reports were obtained using the Dhrystone benchmark version 2.1. You can download the Dhrystone software from *Nios II Embedded Processor Design Examples*. Refer to the readme file for further information on Dhrystone software.

Table 4 lists the LE usage for the Nios II processor cores and most of the common peripherals for Stratix IV, Stratix III, Stratix II and Stratix devices.

Table 4. Logic Element Usage for Nios II Processor Cores and Peripherals — Stratix IV, Stratix III, Stratix II and Stratix devices Note (1) (Part 1 of 2)

| Processor Core / Peripheral | Stratix IV (ALUTs) | Stratix III (ALUTs) | Stratix II (ALUTs) | Stratix (LEs) |
|-----------------------------|--------------------|---------------------|--------------------|---------------|
| Nios II /f (3)              | 1,020              | 1,020               | 1,320              | 1,800         |
| Nios II /s (4)              | 850                | 800                 | 1,030              | 1,170         |
| Nios II /e (5)              | 520                | 520                 | 500                | 530           |
| Nios II JTAG Debug Module   | 110                | 110                 | 430                | 390           |

| Table 4. Logic Element Usage for Nios II Processor Cores and Peripherals — Stratix IV, Stratix III, |
|-----------------------------------------------------------------------------------------------------|
| Stratix II and Stratix devices Note (1) (Part 2 of 2)                                               |

| Processor Core / Peripheral | Stratix IV (ALUTs) | Stratix III (ALUTs) | Stratix II (ALUTs) | Stratix (LEs) |
|-----------------------------|--------------------|---------------------|--------------------|---------------|
| UART                        | 40                 | 40                  | 130                | 150           |
| JTAG UART                   | 115                | 115                 | 205                | 210           |
| SDR SDRAM Controller        | 310                | 310                 | 520                | 760           |
| Timer                       | 120                | 120                 | 185                | 160           |

#### Notes to Table 4:

- Resource utilization results for Stratix IV and Stratix III devices were generated using moderate synthesis/fitting settings in the Quartus II software. No seed sweeping was performed, so these results represent typical results. Your results may vary.
- (2) An adaptive look-up table (ALUT) is the cell used in the Quartus II software for logic synthesis for Stratix II and later device families. It is equivalent to about 1.25 LEs.
- (3) The Nios II/f processor used has 512 bytes instruction and data caches and, no hardware multiplier.
- (4) The Nios II/s processor used has 512 bytes instruction, no data caches and, no hardware multiplier.
- (5) The Nios II/e processor used has no instruction and data caches and, no hardware multiplier.

Table 5 lists the LE usage for the Nios II processor cores and most of the common peripherals for HardCopy II, HardCopy Stratix, Cyclone III, Cyclone II and Cyclone devices.

Table 5. Logic Element Usage for Nios II Processor Cores and Peripherals — HardCopy II, Hardcopy Stratix and Cyclone III, Cyclone II and Cyclone devices Note (1) (Part 1 of 2)

| Processor Core / Peripheral | HardCopy II<br>(HCells) (2) | HardCopy<br>Stratix (LEs) | Cyclone III<br>(LEs) | Cyclone II<br>(LEs) | Cyclone (LEs) |
|-----------------------------|-----------------------------|---------------------------|----------------------|---------------------|---------------|
| Nios II /f (3)              | 8,900                       | 1,770                     | 1,800                | 1,600               | 1,680         |
| Nios II /s (4)              | 6,500                       | 1,200                     | 1,300                | 1,030               | 1,140         |
| Nios II /e (5)              | 2,250                       | 520                       | 650                  | 540                 | 520           |
| Nios II JTAG Debug Module   | 350                         | 390                       | 250                  | 450                 | 450           |
| UART                        | 520                         | 150                       | 75                   | 140                 | 155           |
| JTAG UART                   | 620                         | 210                       | 170                  | 165                 | 200           |
| SDR SDRAM Controller        | 1,740                       | 760                       | 420                  | 750                 | 760           |

Table 5. Logic Element Usage for Nios II Processor Cores and Peripherals — HardCopy II, Hardcopy Stratix and Cyclone III. Cyclone II and Cyclone devices Note (1) (Part 2 of 2)

| Processor Core / Peripheral | HardCopy II<br>(HCells) <i>(2)</i> | HardCopy<br>Stratix (LEs) | Cyclone III<br>(LEs) | Cyclone II<br>(LEs) | Cyclone (LEs) |
|-----------------------------|------------------------------------|---------------------------|----------------------|---------------------|---------------|
| Timer                       | 700                                | 160                       | 150                  | 150                 | 155           |

Notes to Table 5:

- Resource utilization results for HardCopy II and Cyclone III devices were generated using moderate synthesis/fitting settings in the Quartus II software. No seed sweeping was performed, so these results represent typical results. Your results may vary.
- (2) HCells are logic blocks that implement both logic and DSP functions. DSP block functions are implemented using HCells instead of dedicated DSP blocks.
- (3) The Nios II/f processor used has 512 bytes instruction and data caches and, no hardware multiplier.
- (4) The Nios II/s processor used has 512 bytes instruction, no data caches and, no hardware multiplier.
- (5) The Nios II/e processor used has no instruction and data caches and, no hardware multiplier.



Additional performance benchmarking information for Nios II processor can be found at these links:

- On Nios II interrupt latency performance, refer to the Exception Handling chapter in the Nios II Software Developer's Handbook.
- On Nios II floating-point custom instruction performance, see *Using Nios II Floating-Point Custom Instructions Tutorial*.
- On Nios II networking applications performance, see AN440: Accelerating Nios II Networking Applications.

## Document Revision History

Table 6 shows the revision history for this document.

| Date and Document<br>Version | Changes Made                                                                                                                                                                                                                                                               | Summary of Changes                                         |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| July 2008<br>v3.0            | <ul> <li>Measured performance and LE usage with the Quartus II version 8.0 software and the Nios II version 8.0 processor</li> <li>Added information for the Stratix IV device</li> <li>Added links for additional information on Nios II benchmark performance</li> </ul> | Updated Tables 1, 2, 4 and 5 with new data. Added Table 3. |
| August 2007<br>v2.0          | Measured performance and LE usage with the Quartus II version 6.1 software and the Nios II version 6.1 processor     Added information for the Stratix III, HardCopy II, and Cyclone III devices                                                                           | Updated Tables 1, 2, and 3 with new data.                  |
| October 2004<br>v1.0         | Initial release                                                                                                                                                                                                                                                            | _                                                          |



101 Innovation Drive San Jose, CA 95134 www.altera.com Technical Support: www.altera.com/support/ Literature Services: literature@altera.com

6

Copyright © 2008 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any pub-

S. EN ISO 9001

Altera Corporation

lished information and before placing orders for products or services.