

# ACB-II / EX TM USER MANUAL



#### Part # 4061

**Sealevel Systems, Inc** 155 Technology Place P.O. Box 830

Liberty, SC 29657 USA

Phone: (864) 843-4343 FAX: (864) 843-3067 www.sealevel.com

# **Contents**

| INTRODUCTION             |                         | . 1 |
|--------------------------|-------------------------|-----|
| Overview                 |                         | 1   |
|                          |                         |     |
|                          | GS                      |     |
| CARD SETUP               | •••••                   | . 2 |
|                          |                         |     |
|                          |                         |     |
|                          | E7                      |     |
|                          | ADER E2                 |     |
| ELECTRICAL INTERFACE SEI | LECTION HEADERS E8 & E9 | 4   |
| DMA CHANNEL SELECTION    | HEADERS E3 & E4         | 5   |
| DMA JUMPER OPTION TAB    | LES                     | 6   |
|                          |                         |     |
| Single Channel DMA (F    | Half Duplex Only)       | 6   |
|                          |                         |     |
|                          |                         |     |
|                          | 5                       |     |
| IRQ Mode Header E5       |                         | 8   |
| INSTALLATION             | •••••                   | . 9 |
| CABLING OPTIONS          |                         | 9   |
| SOFTWARE INSTALLATION    |                         | 9   |
| Windows Users            |                         | 9   |
| TECHNICAL DESCRIPTION    | ••••••                  | 10  |
| FEATURES                 |                         | .10 |
| Internal Baud Rate Gen   | erator                  | .10 |
| PROGRAMMING THE ACB-2    | 2/EX                    | .11 |
| Control/Status Port      |                         | .11 |
| Software Examples        |                         | .11 |
|                          |                         |     |
|                          | MENTS                   |     |
|                          | Male)                   |     |
|                          | ssignments (DB 25 Male) |     |
| RS-530/422/485 Line T    | Termination             | .13 |
| SPECIFICATIONS           |                         | 14  |
| ENVIRONMENTAL SPECIFICA  | ATIONS                  | .14 |
|                          |                         |     |
| MEAN TIME BETWEEN FAIL   | URES (MTBF)             | .14 |
| DIRECTOR DIVERSIONS      |                         | 1 / |

| APPENDIX A - TROUBLESHOOTING                                                                            | 15         |
|---------------------------------------------------------------------------------------------------------|------------|
| APPENDIX B - HOW TO GET ASSISTANCE                                                                      | 16         |
| APPENDIX C - ELECTRICAL INTERFACE                                                                       | 17         |
| RS-232                                                                                                  | 17         |
| RS-422                                                                                                  | 17         |
| RS-530                                                                                                  | 18         |
| RS-449                                                                                                  | 18         |
| RS-485                                                                                                  | 18         |
| APPENDIX D - DIRECT MEMORY ACCESS                                                                       | 19         |
| APPENDIX E - ASYNCHRONOUS AND SYNCHRONOUS                                                               |            |
| COMMUNICATIONS                                                                                          | 20         |
| ASYNCHRONOUS COMMUNICATIONS                                                                             | 20         |
| SYNCHRONOUS COMMUNICATIONS                                                                              |            |
| A PROPERTY E. A CD DEVICE OPEN TO OF YOUR DESCRIPTION                                                   | A CD       |
| APPENDIX F - ACB DEVELOPER TOOLKIT DISKETTE A                                                           |            |
| RESOURCE KIT                                                                                            | 24         |
| APPENDIX G - SILK-SCREEN                                                                                | 25         |
| APPENDIX H - COMPLIANCE NOTICES                                                                         | 26         |
| FEDERAL COMMUNICATIONS COMMISSION STATEMENT                                                             | 26         |
| EMC DIRECTIVE STATEMENT                                                                                 | 26         |
| WARRANTY                                                                                                | 27         |
| WARRANT                                                                                                 | ••••••• 41 |
| Figures                                                                                                 |            |
| Figure 1 - Address Selection Table                                                                      |            |
| Figure 2 - DIP-switch Illustration                                                                      |            |
| Figure 3 Headers E8 & E9, Electrical Interface Selection                                                |            |
| Figure 4 - DMA Selection Headers E3 & E4                                                                |            |
| Figure 5 - DMA Enable Header E1                                                                         |            |
| Figure 6 - IRQ Header E6                                                                                |            |
| Figure 7 - IRQ Mode HeaderFigure 8 - Asynchronous Communications Bit Diagram                            |            |
| Figure 8 - Asynchronous Communications Bit Diagram<br>Figure 9 - Synchronous Communications Bit Diagram |            |
| rigure / - Syncin onous Communications Dit Diagram                                                      |            |

 $\ \, {\mathbb O}$  1999<br/>g Sealevel Systems, Incorporated. All rights reserved.

# Introduction

#### **Overview**

The Sealevel Systems **ACB-II/EX** provides the PC with one high-speed RS-232/530/422/485 synchronous/asynchronous ports. The **ACB-II/EX** can be used in a variety of sophisticated communications applications such as SDLC, HDLC, X.25, Bi-Sync, Mono-Sync, and high-speed asynchronous.

#### What's Included

The **ACB-II/EX** is shipped with the following items. If any of these items are missing or damaged, contact the supplier.

- ACB-II/EX Serial Interface Adapter
- ACB Developers Software
- User Manual

#### **Factory Default Settings**

The ACB-II/EX factory default settings are as follows:

| Base Address | DMA Selection | IRQ | Electrical Specification |
|--------------|---------------|-----|--------------------------|
| 238          | TX: 1 / RX: 3 | 5   | RS-530/422               |

To install the **ACB-II/EX** using factory default settings, refer to the section on Installation.

For your reference, record installed **ACB-II/EX** settings below:

| Base Address | DMA Selection | IRQ | <b>Electrical Specification</b> |
|--------------|---------------|-----|---------------------------------|
|              |               |     |                                 |

# **Card Setup**

The **ACB-II/EX** contains several jumper straps for each port, which must be set for proper operation.

#### **Port Enable Disable**

The **ACB-II/EX** can be enabled or disabled with switch position 8 on the DIP-switch. The port is enabled with the switch 'On' or 'Closed' and disabled when 'Off' or 'Open'.

#### **Address Selection**

The **ACB-II/EX** occupies 8 consecutive I/O locations. A DIP-switch (SW1) is used to set the base address for these locations. The **ACB-II/EX** can reside in any I/O location between 100 and 3F8 Hex. Be careful when selecting the base address as some selections conflict with existing PC ports. The following table shows several examples that usually do not cause a conflict.

| Address | Binary     |     |     | Swit | tch Set | tings |     |     |
|---------|------------|-----|-----|------|---------|-------|-----|-----|
|         | A9A0       | 1   | 2   | 3    | 4       | 5     | 6   | 7   |
| 238-23F | 1000111XXX | Off | On  | On   | On      | Off   | Off | Off |
| 280-287 | 1010000XXX | Off | On  | Off  | On      | On    | On  | On  |
| 2A0-2A7 | 1010100XXX | Off | On  | Off  | On      | Off   | On  | On  |
| 2E8-2EF | 1011101XXX | Off | On  | Off  | Off     | Off   | On  | Off |
| 300-307 | 1100000XXX | Off | Off | On   | On      | On    | On  | On  |
| 328-32F | 1100101XXX | Off | Off | On   | On      | Off   | On  | Off |
| 3E8-3EF | 1111101XXX | Off | Off | Off  | Off     | Off   | On  | Off |

Figure 1 - Address Selection Table

The following illustration shows the correlation between the DIP-switch setting and the address bits used to determine the base address. In the example below, the address 300 Hex through 307 Hex is selected.  $300 \text{ Hex} = 11\ 0000\ 0\text{XXX}$  in binary representation.



Figure 2 - DIP-switch Illustration

**Note:** Setting the switch 'On' or 'Closed' corresponds to a '0' in the address, while leaving it 'Off' or 'Open' corresponds to a '1'.

The relative I/O address of the **ACB-II/EX** registers are as follows:

- Base+0 Channel A Data Port
- Base+1 Channel A Control Port
- Base+2 Channel B Data Port
- Base+3 Channel B Control Port
- Base+4 Board Control / Status Port
- Base+5 Reset TCIRQ

#### **Transmit Clock Header E7**

Header E7 sets the input/output clock modes for the transmit clock (TXC). If the transmit clock is to be an input, place the jumper to cover both pins. This board does not support transmit clock as an output.

#### RS-485 Mode Enable Header E2

E2 position 'TE' determines whether the RS-485 transmit driver is enabled by the Enhanced Serial Communications Controller (ESCC) signal Request To Send (RTS) or always enabled. With the jumper installed, RTS enables the driver. Removing the jumper enables the driver regardless of RTS. This jumper should only be installed if you are running the board in a multi-drop polled environment such as RS-485, and you have software that knows how to 'talk' on the RS-485 bus. For normal point-to-point RS-530 and RS-422, remove this jumper.

E2 position 'ED' is used to control the RS-485 enable/disable functions for the receiver circuit and determine the state of the RS-422/485 driver. The RS-485 'Echo' is the result of connecting the receiver inputs to the transmitter outputs. Every time a character is transmitted; it is also received. This can be beneficial if the software can handle echoing (i.e. using received characters to throttle the transmitter) or it can confuse the system if the software does not. To select the 'No Echo' mode select silk-screen position 'ED'.

#### **Electrical Interface Selection Headers E8 & E9**

The **ACB 2/EX** has the ability to be used in either RS-232 or RS-530/422/485. This is selectable via two 24 pin DIP-shunts at E8 & E9. Please use the following illustration to aid in the configuration of your electrical interface.



Figure 3 Headers E8 & E9, Electrical Interface Selection

#### DMA Channel Selection Headers E3 & E4

Headers E3 & E4 select **D**irect **M**emory **A**ccess (DMA) mode of operation. Each channel of the **E**nhanced **S**erial **C**ommunications **C**ontroller (ESCC) will function in half duplex or full duplex DMA modes. Full duplex means that DMA can be used for simultaneous transmit and receive. Half-duplex DMA means that you can either transmit, or receive with DMA, but not simultaneously. The 85230 has two signals that correspond to DMA request signals, WAIT/REQ and DTR/REQ. E3 corresponds to the SCC signal WAIT/REQ and E4 corresponds to DTR/REQ. WAIT/REQ and DTR/REQ can be programmed to serve as DMA request lines (DRQ) by setting the appropriate bits in Write Register 1 and Write Register 14 in the 85230. WAIT/REQ (E3) can be programmed for *Transmit* or *Receive* DMA transfers and DTR/REQ (E4) can be programmed for *Transmit Only*. For additional information on the programming of the 85230 please refer to the Zilog ESCC Users Manual. Please note that each DMA channel is selected by two jumpers. Only one DMA channel may be selected for each header block.

**Note:** If DMA is not used, remove all of the jumpers on E3 & E4 and remove jumper at E1





Figure 4 - DMA Selection Headers E3 & E4

**Note:** DMA Channel 2 can only be used if the floppy disk DMA drivers are turned off. Please refer to the toolkit disk for software examples.

# **DMA Jumper Option Tables**

The following tables show the jumper setting examples for each mode of DMA:

#### No DMA

| Option      | E3   | E4   |
|-------------|------|------|
| Ch.A No DMA | None | None |

# **Single Channel DMA (Half Duplex Only)**

| Option        | E3 | E4   |
|---------------|----|------|
| DMA Channel 0 | 00 | None |
| DMA Channel 1 | 11 | None |
| DMA Channel 2 | 22 | None |
| DMA Channel 3 | 33 | None |

# **Full Duplex**

| Option                 | E3 | E4 |
|------------------------|----|----|
| DMA Ch.1 Receive Data  | 11 | 33 |
| DMA Ch.3 Transmit Data |    |    |
| DMA Ch.0 Receive Data  | 00 | 22 |
| DMA Ch.2 Transmit Data |    |    |

**Note:** DMA Channel 2 can only be used if the floppy disk DMA drivers are turned off. Please refer to the Toolkit disk for software examples.

#### **DMA Enable Header E1**

Header E1 selects whether the DMA tri-state drivers are enabled permanently, (position A) disabled permanently (jumpers removed), or which DMA enable control port bit is used to enable the DMA hardware request and acknowledge signals. Removing the jumper disables the drivers and no DMA can be performed.

**Note:** The power on reset signal resets or disables the DMA software enable signal.



Figure 5 - DMA Enable Header E1

| <b>S</b> 1 | Base+4 Position D7 enables DMA |  |
|------------|--------------------------------|--|
| S2         | RTSB enables DMA               |  |
| A          | Selects Always Enable          |  |

**Note:** Please refer to Section 4 for software bit definitions and examples of DMA driver control.

**Note**: When using Sealevel Software always select position A for "DMA Always Enabled."

#### **IRQ Selection Header E6**

Header E6 selects the interrupt request (IRQ) line for the card. If no interrupt is desired, remove the jumper.



Figure 6 - IRQ Header E6

#### **IRQ Mode Header E5**

Header E5 'N' indicates the (N)ormal, single interrupt mode. Position 'M' indicates the inclusion of a 1K ohm pull-down resistor required on one port when sharing interrupts with another card. For shared interrupt mode, set one board to 'M' and all other adapters sharing an IRQ should have neither 'N' or 'M' in place. This mode allows more than one board to access a single IRQ.

Position 'T' on E5 enables the *DMA Terminal Count Interrupt*. Setting this jumper allows the selected DMA channel to generate an interrupt once the *DMA Terminal Count* has been reached. See Section 4 for the status bit (TC STAT) position and refer to the toolkit disk for software examples.

**Note:** When using multiple cards on one IRQ in shared mode, be sure that only one port has the 'M' jumper set, providing the necessary pull-down resistor.



Figure 7 - IRQ Mode Header

**Note:** When using Sealevel systems software never cover T when using the synchronous driver and cover T when using the asynchronous driver.

#### Installation

The **ACB-II/EX** can be installed in any of the PC expansion slots The **ACB-II/EX** contains several jumper straps for each port, which must be set for proper operation.

- 1. Turn off PC power. Disconnect the power cord.
- 2. Remove the PC case cover.
- 3. Locate two available slots and remove the blank metal slot covers.
- 4. Replace the cover.
- 5. Connect the power cord.

Installation is complete.

#### **Cabling Options**

The ACB-II/EX has a number of cabling options available. These options include:

- CA-104 This cable provides a 6' extension for use with RS-530/422
- **CA-107** This cable provides a simple interface to the RS-449, DB-37 type connector. RS-530 was designed as a replacement for RS-449.

#### **Software Installation**

#### **Windows Users**

Choose **Install Software** at the beginning of the CD and select **Synchronous/Asynchronous Software** and install the **SeaMAC** software.

# **Technical Description**

The ACB-II/EX utilizes the Zilog 85230 Enhanced Serial Communications Controller (ESCC). This chip features programmable baud rate, data format and interrupt control, as well as DMA control. Refer to the ESCC Users Manual for details on programming the 85230 ESCC chip.

#### **Features**

- One channel of sync/async communications using 85230 chip
- DMA supports data rate greater than 1 million bits per second (bps)
- Selectable Port Address, IRQ level (3, 4, 5, 7, 9, 10, 11, 12, 15)
- Selectable DMA channels (0, 1, 2, 3)
- EIA-232 interface with full modem control signals TD, RD, RTS, CTS, DSR, DCD, DTR, TXC, RXC, TSET signals
- EIA-530 interface with modem control signals TD, RD, RTS, CTS, DTR, TXC, RXC, TSET signals
- Jumper options for Transmit clock as input or output
- Software programmable baud rate

#### **Internal Baud Rate Generator**

The baud rate of the ESCC is programmed under software control. The standard oscillator supplied with the board is 7.3728 MHz. However, other oscillator values can be substituted to achieve different baud rates.

# **Programming the ACB-2/EX**

# **Control/Status Port**

The ACB-II/EX occupies eight input/output (I/O) addresses. The ESCC chip uses the first four, while the fifth address (Base+4) is the address of the onboard Control/Status Port. This port is used to set the Data Terminal Ready (DTR) and to enable or disable DMA under program control, and to monitor the Data Set Ready (DSR) input signals from the modem.

| Bit | Output Port Bits      | Input Port Bits      |
|-----|-----------------------|----------------------|
| 0   | DTR A 1=On, 0=Off     | DSR A 1=Off, 0=On    |
| 1   | Unused bit            | Unused bit           |
| 2   | Unused bit            | Unused bit           |
| 3   | Unused bit            | ESCC INT 1=Off, 0=On |
| 4   | Unused bit            | Unused bit           |
| 5   | Unused bit            | TC STAT 1=Off, 0=On  |
| 6   | Unused bit            | Unused bit           |
| 7   | CH. A DMA Enable      | Ch.A DMA 1=Off, 0=On |
|     | ESCC CH.A 1=On, 0=Off |                      |

# **Software Examples**

| Function            | Program Bits                |
|---------------------|-----------------------------|
| Turn On CH.A DTR    | Out (Base+4), XXXX XXX1     |
| Turn Off CH.A DTR   | Out (Base+4), XXXX XXX0     |
| Enable DMA Drivers  | Out (Base+4), 1XXX XXXX     |
| Disable DMA Drivers | Out (Base+4), 0XXX XXXX     |
| Test CH.A DSR       | In (Base+4), Mask=0000 0001 |

#### **DMA Terminal Count**

The ACB-II/EX can be setup to operate using a polling method, interrupts, or system DMA. The most efficient method is a combination of DMA and interrupts. The ACB-II/EX has been optimized to generate an interrupt at the end of a DMA transfer. This will allow DMA initialization and buffer management to take place at interrupt time and provide a virtually seamless communication channel. If the 'T' option on header E5 is selected, an onboard latch will be set when Terminal Count for the selected DMA channel(s) is reached. This latch will cause an interrupt to be generated and program execution will be transferred to the application Interrupt Service Routine (ISR). The DMA Terminal Count Interrupt condition should be reset from the ISR by writing to BASE+5. The value that is written to this I/O location is irrelevant. If your application or driver is interrupting on multiple conditions, reading the Status Register located at Base+4 will determine the source of the interrupt (ESCC or DMA Terminal Count generated). Bit D3 in the Status Port corresponds to a ESCC generated interrupt and bit D5 corresponds to an interrupt generated by the end of a DMA transfer. Bit D3 can only be reset by polling the ESCC to determine the interrupt source and required action necessary to reset the interrupt. Please refer to the Software Toolkit and the 85230 Technical Manual for details and examples on interrupt driven and DMA programming examples.

#### **Connector P1 Pin Assignments**

RS-232 Signals (DB 25 Male)

| Signal | Name                           | Pin # | Mode          |
|--------|--------------------------------|-------|---------------|
| GND    | Ground                         | 7     |               |
| RD     | Receive Data                   | 3     | Input RS-232  |
| CTS    | Clear To Send                  | 5     | Input RS-232  |
| DSR    | Data Set Ready                 | 6     | Input RS-232  |
| TXC    | Transmit Clock                 | 15    | Input RS-232  |
| RXC    | Receive Clock                  | 17    | Input RS-232  |
| DCD    | Data Carrier. Detect           | 8     | Output RS-232 |
| TD     | Transmit Data                  | 2     | Output RS-232 |
| RTS    | Request to Send                | 4     | Output RS-232 |
| TSET   | Transmit Signal Element Timing | 24    | Output RS-232 |
| DTR    | Data Terminal Ready            | 20    | Output RS-232 |

**Note:** These assignments meet the EIA/TIA/ANSI-232E DTE Specification.

**RS-530/422/485 Pin Assignments (DB 25 Male)** 

| Signal |       | Name                          | Pin# | Mode   |
|--------|-------|-------------------------------|------|--------|
| GND    |       | Ground                        | 7    |        |
| RDB    | RX+   | Receive Data Positive         | 16   | Input  |
| RDA    | RX-   | Receive Data Negative         | 3    | Input  |
| CTSB   | CTS+  | Clear To Send Positive        | 13   | Input  |
| CTSA   | CTS-  | Clear To Send Negative        | 5    | Input  |
| TXCB   | TXC+  | Transmit Clock Positive       | 12   | Input  |
| TXCA   | TXC-  | Transmit Clock Negative       | 15   | Input  |
| RXCB   | RXC+  | Receive Clock Positive        | 9    | Input  |
| RXCA   | RXC-  | Receive Clock Negative        | 17   | Input  |
| TDB    | TX+   | Transmit Data Positive        | 14   | Output |
| TDA    | TX-   | Transmit Data Negative        | 2    | Output |
| RTSB   | RTS+  | Request To Send Positive      | 19   | Output |
| RTSA   | RTS-  | Request To Send Negative      | 4    | Output |
| DTRB   | DTR+  | Data Terminal. Ready Positive | 23   | Output |
| DTRA   | DTR-  | Data Terminal Ready Negative  | 20   | Output |
| TSETB  | TSET+ | Terminal Timing Positive      | 11   | Output |
| TSETA  | TSET- | Terminal Timing Negative      | 24   | Output |

**Note:** These assignments meet the EIA/TIA/ANSI-530 DTE Specification.

#### RS-530/422/485 Line Termination

Typically, each end of the RS-530/422/485 bus must have line-terminating resistors. A 120-ohm resistor is across each RS-530/422/485 input in addition to a 1K ohm pull-up/pull-down combination that biases the receiver inputs.

The RS-530 specification calls for a 100-ohm 1/2-watt resistor between the signal ground and the chassis ground. On the IBM PC, these two grounds are already connected together, therefore this resistor is omitted.

Technical Note: Please terminate any control signals that are not going to be used. The most common way to do this is connect RTS to CTS and RI. Also, connect DCD to DTR and DSR. Terminating these pins, if not used, will help insure you get the best performance from your adapter.

# **Specifications**

# **Environmental Specifications**

| Specification     | Operating       | Storage         |  |
|-------------------|-----------------|-----------------|--|
| Temperature Range | 0° to 50° C     | -20° to 70° C   |  |
|                   | (32° to 122° F) | (-4° to 158° F) |  |
| Humidity Range    | 10 to 90% R.H.  | 10 to 90% R.H.  |  |
|                   | Non-Condensing  | Non-Condensing  |  |

# **Power Consumption**

| Supply line | +12V | -12V | +5 VDC |
|-------------|------|------|--------|
| Rating      | 40mA | 40mA | 350 mA |

# **Mean Time Between Failures (MTBF)**

Greater than 150,000 hours. (Calculated)

# **Physical Dimensions**

| Board length                       | 5.2 inches | (13.21 cm) |
|------------------------------------|------------|------------|
| Board Height including Goldfingers | 3.5 inches | (8.89 cm)  |
| Board Height excluding Goldfingers | 3.2 inches | (8.12 cm)  |

Please see Appendix G for board layout and dimensions.

# Appendix A - Troubleshooting

An ACB Developers Toolkit software is supplied with the Sealevel Systems adapter and will be used in the troubleshooting procedures. By using this software and following these simple steps, most common problems can be eliminated without the need to call Technical Support.

- Identify all I/O adapters currently installed in your system. This includes your on-board serial ports, controller cards, sound cards etc. The I/O addresses used by these adapters, as well as the IRQ (if any) should be identified.
- Configure your Sealevel Systems adapter so that there is no conflict with currently installed adapters. No two adapters can occupy the same I/O address.
- 3. Make sure the Sealevel Systems adapter is using a unique IRQ. The IRQ is typically selected via an on-board header block. Refer to the section on Card Setup for help in choosing an I/O address and IRQ.
- 4. Make sure the Sealevel Systems adapter is securely installed in a motherboard slot.
- 5. If you are using DOS, the diagnostic program 'SSDACB' should be used to verify if an adapter is configured properly. Refer to the 'UTIL.txt' file found in the \UTIL sub-directory in the supplied software for detailed instructions on using 'SSDACB'.
- 6. If you are using Windows 95/98/NT please refer to the ACB Quick Start guide found in the Sealevel Systems web site's ACB Products section. This quick start guide provides a step by step procedure that will verify proper configuration and installation.
- 7. The following are known I/O conflicts:
  - 3F8-3FF is typically reserved for COM1:
  - 2F8-2FF is typically reserved for COM2:
  - 3E8-3EF is typically reserved for COM3:
  - 2E8-2EF is typically reserved for COM4:

# Appendix B - How To Get Assistance

Please refer to Appendix A - Troubleshooting prior to calling Technical Support.

- 1. Read this manual thoroughly before attempting to install the adapter in your system.
- 2. When calling for technical assistance, please have your user manual and current adapter settings. If possible, please have the adapter installed in a computer ready to run diagnostics.
- 3. Sealevel Systems maintains a home page on the World Wide Web, www.sealevel.com, providing utilities and new product information. This forum is accessed via the Internet.
- 4. Technical support is available Monday to Friday from 8:00 a.m. to 5:00 p.m. Eastern time. Technical support can be reached at (864) 843-4343.

RETURN AUTHORIZATION MUST BE OBTAINED FROM SEALEVEL SYSTEMS BEFORE RETURNED MERCHANDISE WILL BE ACCEPTED. AUTHORIZATION CAN BE OBTAINED BY CALLING SEALEVEL SYSTEMS AND REQUESTING A RETURN MERCHANDISE AUTHORIZATION (RMA) NUMBER.

# **Appendix C - Electrical Interface**

#### **RS-232**

Quite possibly the most widely used communication standard is RS-232. This implementation has been defined and revised several times and is often referred to as RS-232 or EIA/TIA-232. It is defined by the EIA as the *Interface* between Data Terminal Equipment and Data Circuit- Terminating Equipment Employing Serial Binary Data Interchange. The mechanical implementation of RS-232 is on a 25 pin D sub connector. The IBM PC computer defined the RS-232 port on a 9 pin D sub connector and subsequently the EIA/TIA approved this implementation as the EIA/TIA-574 standard. This standard is defined as the 9-Position Non-Synchronous Interface between Data Terminal Equipment and Data Circuit-Terminating Equipment Employing Serial Binary Data Interchange. Both implementations are in wide spread use and will be referred to as RS-232 in this document. RS-232 is capable of operating at data rates up to 20 Kbps at distances less than 50 ft. The absolute maximum data rate may vary due to line conditions and cable lengths. The voltage levels defined by RS-232 range from -12 to +12 volts. RS-232 is a single ended or unbalanced interface, meaning that a single electrical signal is compared to a common signal (ground) to determine binary logic states. A voltage of +12 volts (usually +3 to +10 volts) represents a binary 0 (space) and -12 volts (-3 to -10 volts) denotes a binary 1 (mark). The RS-232 and the EIA/TIA-574 specification defines two type of interface circuits, **D**ata Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE). The Sealevel Systems adapter is a RS-232 Synchronous DTE interface.

#### **RS-422**

The RS-422 specification defines the electrical characteristics of balanced voltage digital interface circuits. RS-422 is a differential interface that defines voltage levels and driver/receiver electrical specifications. On a differential interface, logic levels are defined by the difference in voltage between a pair of outputs or inputs. In contrast, a single ended interface, for example RS-232, defines the logic levels as the difference in voltage between a single signal and a common ground connection. Differential interfaces are typically more immune to noise or voltage spikes that may occur on the communication lines. Differential interfaces also have greater drive capabilities that allow for longer cable lengths. RS-422 is rated up to 10 Megabits per second and can have cabling 4000 feet long. RS-422 also defines driver and receiver electrical characteristics that will allow 1 driver and up to 32 receivers on the line at once. RS-422 signal levels range from 0 to +5 volts. RS-422 does not define a physical connector.

#### **RS-530**

RS-530 (a.k.a. EIA-530) compatibility means that RS-422 signal levels are met, and the pin-out for the DB-25 connector is specified. The Electronic Industry Association (EIA) created the RS-530 specification to detail the pin-out, and define a full set of modem control signals that can be used for regulating flow control and line status. The RS-530 specification defines two types of interface circuits, Data Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE). The Sealevel Systems adapter is a DTE interface.

#### **RS-449**

RS-449 (a.k.a. EIA-449) compatibility means that RS-422 signal levels are met, and the pin-out for the DB-37 connector is specified. The EIA created the RS-449 specification to detail the pin-out, and define a full set of modem control signals that can be used for regulating flow control and line status.

#### **RS-485**

RS-485 is backwardly compatible with RS-422; however, it is optimized for partyline or multi-drop applications. The output of the RS-422/485 driver is capable of being **Active** (enabled) or **Tri-State** (disabled). This capability allows multiple ports to be connected in a multi-drop bus and selectively polled. RS-485 allows cable lengths up to 4000 feet and data rates up to 10 Megabits per second. The signal levels for RS-485 are the same as those defined by RS-422. RS-485 has electrical characteristics that allow for 32 drivers and 32 receivers to be connected to one line. This interface is ideal for multi-drop or network environments. RS-485 tri-state driver (not dual-state) will allow the electrical presence of the driver to be removed from the line. The driver is in a tri-state or high impedance condition when this occurs. Only one driver may be active at a time and the other driver(s) must be tri-stated. The output modem control signal Request to Send (RTS) controls the state of the driver. Some communication software packages refer to RS-485 as RTS enable or RTS block mode transfer. RS-485 can be cabled in two ways, two wire and four wire mode. Two wire mode does not allow for full duplex communication, and requires that data be transferred in only one direction at a time. For half-duplex operation, the two transmit pins should be connected to the two receive pins (Tx+ to Rx+ and Tx- to Rx-). Four wire mode allows full duplex data transfers. RS-485 does not define a connector pin-out or a set of modem control signals. RS-485 does not define a physical connector.

# **Appendix D - Direct Memory Access**

In many instances it is necessary to transmit and receive data at greater rates than would be possible with simple port I/O. In order to provide a means for higher rate data transfers, a special function called **D**irect **M**emory **A**ccess (DMA) was built into the original IBM PC. The DMA function allows the **ACB-II/EX** (or any other DMA compatible interface) to read or write data to or from memory without using the Microprocessor. This function was originally controlled by the Intel 8237 DMA controller chip, but may now be a combined function of the peripheral support chip sets (i.e. Chips & Technology or Symphony chip sets).

During a DMA cycle, the DMA controller chip is driving the system bus in place of the Microprocessor, providing address and control information. When an interface uses DMA, it activates a DMA request signal (DRQ) to the DMA controller, which in turn sends a DMA hold request to the Microprocessor. When the Microprocessor receives the hold request it will respond with an acknowledge to the DMA controller chip. The DMA controller chip then becomes the owner of the system bus providing the necessary control signals to complete a Memory to I/O or I/O to Memory transfer. When the data transfer is started, an acknowledge signal (DACK) is sent by the DMA controller chip to the ACB-2/EX. Once the data has been transferred to or from the ACB-2/EX, the DMA controller returns control to the Microprocessor.

To use DMA with the **ACB-II/EX** requires a thorough understanding of the PC DMA functions. The ACB Developers Toolkit demonstrates the setup and use of DMA with several source code and high-level language demo programs. Please refer to the ESCC User's Manual for more information.

# Appendix E - Asynchronous and Synchronous Communications

Serial data communications implies that individual bits of a character are transmitted consecutively to a receiver that assembles the bits back into a character. Data rate, error checking, handshaking, and character framing (start/stop bits or sync characters) are pre-defined and must correspond at both the transmitting and receiving ends. The techniques used for serial communications can be divided two groups, *asynchronous* and *synchronous*.

When contrasting asynchronous and synchronous serial communications, the fundamental differences deal with how each method defines the beginning and end of a character or group of characters. The method of determining the duration of each bit in the data stream is also an important difference between asynchronous and synchronous communications. The remainder of this section is devoted to detailing the differences between character framing and bit duration implemented in asynchronous and synchronous communications.

#### **Asynchronous Communications**

Asynchronous communications is the standard means of serial data communication for PC compatibles and PS/2 computers. The original PC was equipped with a communication or COM: port that was designed around an 8250 Universal Asynchronous Receiver Transmitter (UART). This device allows asynchronous serial data to be transferred through a simple and straightforward programming interface. Character boundaries for asynchronous communications are defined by a starting bit followed by a pre-defined number of data bits (5, 6, 7, or 8). The end of the character is defined by the transmission of a pre-defined number of stop bits (usually 1, 1.5 or 2). An extra bit used for error detection is often appended before the stop bits.



Figure 8 - Asynchronous Communications Bit Diagram

This special bit is called the parity bit. Parity is a simple method of determining if a data bit has been lost or corrupted during transmission. There are several methods for implementing a parity check to guard against data corruption. Common methods are called (E)ven Parity or (O)dd Parity. Sometimes parity is not used to detect errors on the data stream. This is referred to as (N)o parity. Because each bit in asynchronous communications is sent consecutively, it is easy to generalize asynchronous communications by stating that each character is wrapped (framed) by pre-defined bits to mark the beginning and end of the serial transmission of the character. The data rate and communication parameters for asynchronous communications have to be the same at both the transmitting and receiving ends. The communication parameters are baud rate, parity, number of data bits per character, and stop bits (i.e. 9600,N,8,1).

#### **Synchronous Communications**

Synchronous Communications is used for applications that require higher data rates and greater error checking procedures. Character synchronization and bit duration are handled differently than asynchronous communications. Bit duration in synchronous communications is not necessarily pre-defined at both the transmitting and receiving ends. Typically, in addition to the data signal, a clock signal is provided. This clock signal will mark the beginning of a bit cell on a pre-defined transmission. The source of the clock is predetermined and sometimes multiple clock signals are available. For example, if two nodes want to establish synchronous communications, point A could supply a clock to point B that would define all bit boundaries that A transmitted to B. Point B could also supply a clock to point A that would correspond to the data that A received from B. This example demonstrates how communications could take place between two nodes at completely different data rates. Character synchronization with synchronous communications is also very different than the asynchronous method of using start and stop bits to define the beginning and end of a character. When using synchronous communications a pre-defined character or sequence of characters is used to let the receiving end know when to start character assembly.



Figure 9 - Synchronous Communications Bit Diagram

This pre-defined character is called a sync character or sync flag. Once the sync flag is received, the communications device will start character assembly. Sync characters are typically transmitted while the communications line is idle or immediately before a block of information is transmitted. To illustrate with an example, let's assume that we are communicating using eight bits per character. Point A is receiving a clock from point B and sampling the receive data pin on every upward clock transition. Once point A receives the predefined bit pattern (sync flag), the next eight bits are assembled into a valid character. The following eight bits are also assembled into a character. This will repeat until another pre-defined sequence of bits is received (either another sync flag or a bit combination that signals the end of the text, e.g., EOT). The actual sync flag and protocol varies depending on the sync format (SDLC, BISYNC, etc.).

# Appendix F - ACB Developer Toolkit Diskette and ACB Resource Kit

The ACB Developer Toolkit software provides sample software, DOS and Windows Drivers, and technical insight to aid in the development of reliable applications for the ACB family of communication cards. The goal in publishing this collection of source code and technical information is two fold. First, to provide the developer with ample information to develop ACB based applications. Second, to provide a channel for suggestions into the technical support efforts. The ACB Resource Kit provides a brief overview of the ACB product line and is available at your request. Topics concerning applications and integration are covered to provide a complete overview of the versatile ACB family. During ACB development, if any questions, comments, or suggestions arise, please contact Technical Support at the numbers listed at the end of this manual.

Free Updates to the ACB Developer Toolkit diskette and Windows software are available on the Sealevel home page (www.sealevel.com).

# Appendix G - Silk-Screen



# **Appendix H - Compliance Notices**

#### **Federal Communications Commission Statement**

FCC - This equipment has been tested and found to comply with the limits for Class A digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in such case the user will be required to correct the interference at his own expense.

#### **EMC Directive Statement**



Products bearing the CE Label fulfill the requirements of the EMC directive (89/336/EEC) and of the low-voltage directive (73/23/EEC) issued by the European Commission.

To obey these directives, the following European standards must be met:

- EN55022 Class A 'Limits and methods of measurement of radio interference characteristics of information technology equipment'
- **EN55024-**'Information technology equipment Immunity characteristics Limits and methods of measurement.
- EN60950 (IEC950) 'Safety of information technology equipment, including electrical business equipment'

#### Warning

This is a Class A Product. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

Always use cabling provided with this product if possible. If no cable is provided or if an alternate cable is required, use high quality shielded cabling to maintain compliance with FCC/EMC directives.

# Warranty

Sealevel Systems, Inc. provides a lifetime warranty for this product. Should this product fail to be in good working order at any time during this period, Sealevel Systems will, at it's option, replace or repair it at no additional charge except as set forth in the following terms. This warranty does not apply to products damaged by misuse, modifications, accident or disaster.

Sealevel Systems assumes no liability for any damages, lost profits, lost savings or any other incidental or consequential damage resulting from the use, misuse of, or inability to use this product. Sealevel Systems will not be liable for any claim made by any other related party.

RETURN AUTHORIZATION MUST BE OBTAINED FROM SEALEVEL SYSTEMS BEFORE RETURNED MERCHANDISE WILL BE ACCEPTED. AUTHORIZATION CAN BE OBTAINED BY CALLING SEALEVEL SYSTEMS AND REQUESTING A RETURN MERCHANDISE AUTHORIZATION (RMA) NUMBER.

Sealevel Systems, Incorporated 155 Technology Place P.O. Box 830 Liberty, SC 29657 USA (864) 843-4343 FAX: (864) 843-3067 www.sealevel.com

email: support@sealevel.com

Technical Support is available from 8 a.m. to 5 p.m. Eastern time.

Monday - Friday

#### **Trademarks**

Sealevel Systems, Incorporated acknowledges that all trademarks referenced in this manual are the service mark, trademark, or registered trademark of the respective company.

**ACB-II/EX** is a trademark of Sealevel Systems, Incorporated.