Return to the Products Page
  homesearchagentssupportask xilinxmap
 
 
New -08 Speed Grade Available Now for Select Devices
The 3.3V XC4000XL family takes the XC4000 Series to new heights in density and performance. The XC4000XL delivers industry-leading system performance of up to 80MHz while minimizing power consumption. It features 11 family members with Select-RAM™, ranging in density from 466 to 7,448 logic cells (up to 180K system gates). The fully 5-volt tolerant I/Os solve interface problems in mixed 5V-3V systems. For high-volume applications, mask programmed HardWire™ versions are available. 

Family Highlights 

Features 
  • -08 speed grade available for XC4013XL, XC4036XL, XC4062XL
  • 3.3 volt operation / 5.0 volt compatibility
  • 11 family members
  • 2K to 180K system gates
  • Select-RAM memory, fully synchronous timing, true dual-port capability IEEE 1149.1-compatible boundary scan logic 
  • Internal 3-state bus capability 
  • 12mA sink current per output 
  • Wide edge decoders
Highest Density 
  • 466 to 7,448 logic cells (4-input look-up-table and flip-flop) 
  • Up to 180K system-level gates 
  • Up to 448 user I/O pins
Advanced CMOS Process Technology 
  • 0.35µ CMOS process, 3.3V power supply
  • Fully 5V-tolerant I/Os
  • Unlimited reprogrammability
  • Immune to latch-up (no power supply sequencing constraints) 
 
Highest Performance 
  • 90+ MHz real system performance 
    • Up to 102MHz chip-to-chip I/O speed 
  • 135MHz dual-port RAM 
  • 100MHz 12x12 multiplier accumulator
  • 100MHz 24-bit loadable accumulator 
  • Ultra-high performance DSP functions 
    • 3.0 billion MACs/s for 8x8 full precision in XC4062XL (1.0 billion @ 12x12) 
 
 
 Performance Predictability*
Advanced Low-power Routing Architecture 
  • High-speed, buffered, segmented interconnect
  • Eight high-speed, low-skew global clocks
  • Abundant routing resources for up to 100% device utilization
  • VersaRing™ I/O interface for the best pin-locking
Complete Alliance™ and Foundation Series™ Software Support 
  • Windows 95, Chinese, Korean, Japanese, Windows NT, NEC98
  • Solaris, HP-UX, AIX
  • Standard-based (VHDL, Verilog, EDIF, SDF)
  • Complete design solution with Foundation Series
  • Powerful tools integrated into your EDA Environment with Alliance Series
  • Generates and delivers parameterizable cores optimized for Xilinx FPGAs with CORE Generator
 
Distributed High-performance Select-RAM  

Select-RAM Flexibility 
  • Build as many high-performance RAM blocks as needed
  • Each block cascadable to any width and depth
  • Placed at any desired location within the FPGA
  • Ideal for functions such as FIFOs, DSP filters, accumulators, and scratch-pad memories
Power Roadmap (for constant number of gates and same frequency) 

 
  XC40002XL XC4005XL XC4010XL XC4013XL XC4020XL XC4028XL XC4036XL XC4044XL XC4052XL XC4062XL XC4085XL XC40125XV
Logic Cells* 152 466 950 1,368 1,862 2,432 3,078 3,800 4,598 5,472 7,448 10,982
Typ System Gates**
1-3K
3-9K 7-20K 10-30K 13-40K 18-50K 22-65K 27-80K 33-100K 40-130K 55-180K 81-265K
Max RAM bits
2K
6K 13K 18K 25K 33K 42K 51K 62K 74K 100K 147K
User I/O
64
112 160 192 224 256 288 320 352 384 448 448
Packages
PC84
PC84
PC84
                 
 
PQ100
PQ100
PQ100
                 
  VQ100
VQ100
VQ100
                 
    TQ144 TQ144 HT144 HT144              
    PQ160 PQ160 PQ160 PQ160 HQ160 HQ160 HQ160        
    TQ176 TQ176 HT176 HT176              
    PQ208 PQ208 PQ208 PQ208 HQ208 HQ208 HQ208        
        PQ240 PQ240 HQ240 HQ240 HQ240 HQ240 HQ240    
      BG256 BG256 BG256 BG256            
           
HQ304
HQ304
HQ304
HQ304
     
            BG352 BG352 BG352         
              BG432 BG432 BG432 BG432  BG432 BG432 
                  BG560 BG560 BG560 BG560
* 1 LC= 4-input LUT + FF, LUT is look-up-table 
** 20-30% of CLBs as RAM 
Requires additional 2.5V power supply. 
 
 
 
Summary 
With up to 7,448 logic cells (180K system gates), PCI compliance, Select-RAM, and powerful Alliance and Foundation Series software development tools, the XC4000XL family satisfies all high-performance, high-density, and low-power. 

Get Acrobat to view the pdf PDF files below. 

More Information 

Data Sheets 
Application Notes 
Press Releases 
Hard Copy Literature RequestInternet Link

 

© 1998 Xilinx, Inc. All rights reserved
Trademarks and Patents