

DS078 (v1.2) April 7, 2001

# Spartan-II Family of One-Time Programmable Configuration PROMs (XC17S00A)

**Advance Product Specification** 

#### Introduction

The Spartan<sup>®</sup>-II family of PROMs provide an easy-to-use, cost-effective method for storing Spartan-II device configuration bitstreams.

When the Spartan-II device is in Master Serial mode, it generates a configuration clock that drives the Spartan-II PROM. A short access time after the rising clock edge, data appears on the PROM DATA output pin that is connected to the Spartan-II device D<sub>IN</sub> pin. The Spartan-II device generates the appropriate number of clock pulses to complete the configuration. Once configured, it disables the PROM. When a Spartan-II device is in Slave Serial mode, the PROM and the Spartan-II device must both be clocked by an incoming signal.

For device programming, either the Xilinx Alliance or the Foundation series development systems compiles the Spartan-II device design file into a standard HEX format which is then transferred to most commercial PROM programmers.

## **Spartan-II PROM Features**

- Configuration one-time programmable (OTP) read-only memory designed to store configuration bitstreams for Spartan-II FPGA devices
- Simple interface to the Spartan-II device
- Programmable reset polarity (active High or active Low)
- Low-power CMOS floating gate process
- 3.3V PROM
- Available in compact plastic 8-pin DIP, 8-pin VOIC, 20-pin SOIC, or 44-pin VQFP packages.
- Programming support by leading programmer manufacturers.
- Design support using the Xilinx Alliance and Foundation series software packages.
- Guaranteed 20 year life data retention

| Spartan-II FPGA | Configuration Bits | Compatible Spartan-II PROM |
|-----------------|--------------------|----------------------------|
| XC2S15          | 197,696            | XC17S15A                   |
| XC2S30          | 336,768            | XC17S30A                   |
| XC2S50          | 559,200            | XC17S50A                   |
| XC2S100         | 781,216            | XC17S100A                  |
| XC2S150         | 1,040,096          | XC17S150A                  |
| XC2S200         | 1,335,840          | XC17S200A                  |

© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



## **Pin Description**

Table 1: Spartan-II PROM Pinouts

| Pin Name               | 8-pin<br>PDIP and<br>VOIC | 20-pin<br>SOIC | 44-pin<br>VQFP | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------|---------------------------|----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA                   | 1                         | 1              | 40             | Data output, High-Z state when either $\overline{CE}$ or $\overline{OE}$ are inactive. During programming, the DATA pin is I/O. Note that $\overline{OE}$ can be programmed to be either active High or active Low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CLK                    | 2                         | 3              | 43             | Each rising edge on the CLK input increments the internal address counter, if both $\overline{\text{CE}}$ and $\overline{\text{OE}}$ are active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RESET/OE<br>(OE/RESET) | 3                         | 8              | 13             | When High, this input holds the address counter reset and puts the DATA output in a high-impedance state. The polarity of this input pin is programmable as either RESET/OE or OE/RESET. To avoid confusion, this document describes the pin as RESET/OE, although the opposite polarity is possible on all devices. When RESET is active, the address counter is held at zero, and the DATA output is in a high-impedance state. The polarity of this input is programmable. The default is active High RESET, but the preferred option is active Low RESET, because it can be connected to the FPGAs INIT pin and a pull-up resistor.  The polarity of this pin is controlled in the programmer interface. This input pin is easily inverted using the Xilinx HW-130 programmer software. Third-party programmers have different methods to invert this pin. |
| CE                     | 4                         | 10             | 15             | When High, this pin disables the internal address counter, puts the DATA output in a high-impedance state, and forces the device into low-I <sub>CC</sub> standby mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GND                    | 5                         | 11             | 18, 41         | GND is the ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>CC</sub>        | 7, 8                      | 18, 20         | 38             | The V <sub>CC</sub> pins are to be connected to the positive voltage supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# **Controlling PROMs**

Connecting the Spartan-II device with the PROM:

- The DATA output of the PROM drives the D<sub>IN</sub> input of the lead Spartan-II device.
- The Master Spartan-II device CCLK output drives the CLK input of the PROM.
- The RESET/OE input of the PROM is connected to the INIT pin of the Spartan-II device and a pull-up resistor. This connection assures that the PROM address counter is reset before the start of any (re)configuration, even when a reconfiguration is initiated by a V<sub>CC</sub> glitch.
- The CE input of the PROM is connected to the DONE pin of the Spartan-II device and a pull-up resistor. CE can also be permanently tied Low, but this keeps the DATA output active and causes an unnecessary supply current of 10 mA maximum.

# **FPGA Master Serial Mode Summary**

The I/O and logic functions of the Configurable Logic Block (CLB) and their associated interconnections are established by a configuration program. The program is loaded either automatically upon power up, or on command, depending on the state of the Spartan-II device mode pins. In Master Serial mode, the Spartan-II device automatically loads the configuration program from an external memory. The Spartan-II PROM has been designed for compatibility with the Master Serial mode.

Upon power-up or reconfiguration, the Spartan-II device enters the Master Serial mode when the mode pins are set to Master Serial mode. Data is read from the PROM sequentially on a single data line. Synchronization is provided by the rising edge of the temporary signal CCLK, which is generated during configuration.

Master Serial mode provides a simple configuration interface (Figure 1). Only a serial data line, two control lines, and a clock line are required to configure the Spartan-II device. Data from the PROM is read sequentially, accessed via the



internal address and bit counters which are incremented on every valid rising edge of CCLK.

If the user-programmable, dual-function  $D_{\text{IN}}$  pin on the Spartan-II device is used only for configuration, it must still

be held at a defined level during normal operation. The Spartan-II family takes care of this automatically with an on-chip pull-up/down resistor or keeper circuit.



(Low Resets the Address Pointer)



Figure 1: Master Serial Mode. The one-time-programmable Spartan-II PROM supports automatic loading of configuration programs.

An early DONE inhibits the PROM data output one CCLK cycle before the Spartan-II FPGA I/Os become active.



### **Standby Mode**

The PROM enters a low-power standby mode whenever  $\overline{\text{CE}}$  is asserted High. The output remains in a high-impedance state regardless of the state of the  $\overline{\text{OE}}$  input.

# Programming the Spartan-II Family PROMs

The devices can be programmed on programmers supplied by Xilinx or qualified third-party vendors. The user must ensure that the appropriate programming algorithm and the latest version of the programmer software are used. The wrong choice can permanently damage the device.



Figure 2: Simplified Block Diagram (does not show programming circuit)

**Important:** Always tie the two  $V_{CC}$  pins together in your application.

Table 2: Truth Table for XC17S00A Control Inputs

| Control Inputs       |      |                                                          | Out              | Outputs           |  |  |
|----------------------|------|----------------------------------------------------------|------------------|-------------------|--|--|
| RESET <sup>(1)</sup> | CE   | Internal Address <sup>(2)</sup>                          | DATA             | I <sub>CC</sub>   |  |  |
| Inactive             | Low  | If address ≤ TC: increment If address > TC: don't change | Active<br>High-Z | Active<br>Reduced |  |  |
| Active               | Low  | Held reset                                               | High-Z           | Active            |  |  |
| Inactive             | High | Not changing                                             | High-Z           | Standby           |  |  |
| Active               | High | Held reset                                               | High-Z           | Standby           |  |  |

#### Notes:

- I. The XC17S00A RESET input has programmable polarity
- 2. TC = Terminal Count = highest address value. TC + 1 = address 0.



# XC17S15A, XC17S30A, XC17S50A, XC17S100A, XC17S150A, XC17S200A

# **Absolute Maximum Ratings**(1)

| Symbol           | Description                                    | Value                        | Units |
|------------------|------------------------------------------------|------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND                 | -0.5 to +4.0                 | V     |
| V <sub>IN</sub>  | Input voltage with respect to GND              | -0.5 to V <sub>CC</sub> +0.5 | V     |
| V <sub>TS</sub>  | Voltage applied to High-Z output               | -0.5 to V <sub>CC</sub> +0.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient)                  | -65 to +150                  | °C    |
| T <sub>SOL</sub> | Maximum soldering temperature (10s @ 1/16 in.) | +260                         | °C    |

#### Notes:

# Operating Conditions<sup>(1)</sup>

| Symbol          | Description |                                                                        | Min | Max | Units |
|-----------------|-------------|------------------------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub> | Commercial  | Supply voltage relative to GND (T <sub>A</sub> = 0°C to +70°C)         | 3.0 | 3.6 | V     |
|                 | Industrial  | Supply voltage relative to GND ( $T_A = -40^{\circ}\text{C}$ to +85°C) | 3.0 | 3.6 | V     |

#### Notes:

# **DC Characteristics Over Operating Condition**

| Symbol           | Description                                             |     | Max             | Units |
|------------------|---------------------------------------------------------|-----|-----------------|-------|
| V <sub>IH</sub>  | High-level input voltage                                | 2.0 | V <sub>CC</sub> | V     |
| V <sub>IL</sub>  | Low-level input voltage                                 | 0   | 0.8             | V     |
| V <sub>OH</sub>  | High-level output voltage (I <sub>OH</sub> = −3 mA)     | 2.4 | -               | ٧     |
| V <sub>OL</sub>  | Low-level output voltage (I <sub>OL</sub> = +3 mA)      |     | 0.4             | V     |
| I <sub>CCA</sub> | Supply current, active mode (at maximum frequency)      |     | 5               | mA    |
| I <sub>CCS</sub> | Supply current, standby mode                            |     | 50              | μΑ    |
| ΙL               | Input or output leakage current                         |     | 10              | μΑ    |
| C <sub>IN</sub>  | Input Capacitance (V <sub>IN</sub> = GND, f = 1.0 MHz)  |     | 10              | pF    |
| C <sub>OUT</sub> | Output Capacitance (V <sub>IN</sub> = GND, f = 1.0 MHz) |     | 10              | pF    |

<sup>1.</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.

<sup>1.</sup> During normal read operation both  $V_{\mbox{\footnotesize{CC}}}$  pins must be connected together.



# **AC Characteristics Over Operating Condition**(1)



| Symbol           | Description                                         | Min | Max | Units |
|------------------|-----------------------------------------------------|-----|-----|-------|
| T <sub>OE</sub>  | RESET/OE to Data Delay                              | -   | 45  | ns    |
| T <sub>CE</sub>  | CE to Data Delay                                    | -   | 60  | ns    |
| T <sub>CAC</sub> | CLK to Data Delay                                   | -   | 80  | ns    |
| T <sub>OH</sub>  | Data Hold From CE, RESET/OE, or CLK <sup>(2)</sup>  | 0   | -   | ns    |
| T <sub>DF</sub>  | CE or RESET/OE to Data Float Delay <sup>(2,3)</sup> | -   | 50  | ns    |
| T <sub>CYC</sub> | Clock Periods                                       | 100 | -   | ns    |
| T <sub>LC</sub>  | CLK Low Time <sup>(2)</sup>                         | 50  | -   | ns    |
| T <sub>HC</sub>  | CLK High Time <sup>(2)</sup>                        | 50  | -   | ns    |
| T <sub>SCE</sub> | CE Setup Time to CLK (to guarantee proper counting) | 25  | -   | ns    |
| T <sub>HCE</sub> | CE Hold Time to CLK (to guarantee proper counting)  | 0   | -   | ns    |
| T <sub>HOE</sub> | RESET/OE Hold Time (guarantees counters are reset)  | 25  | -   | ns    |

#### Notes:

- 1. AC test load = 50 pF
- 2. Guaranteed by design, not tested.
- 3. Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady state active levels.
- 4. All AC parameters are measured with  $V_{IL} = 0.0V$  and  $V_{IH} = 3.0V$ .



# **Ordering Information**



# **Spartan-II 3.3V Valid Ordering Combinations**

| XC17S15APD8C  | XC17S50APD8C   | XC17S150APD8C  |
|---------------|----------------|----------------|
| XC17S15AVO8C  | XC17S50AVO8C   | XC17S150AVO8C  |
| XC17S15ASO20C | XC17S50ASO20C  | XC17S150ASO20C |
| XC17S15APD8I  | XC17S50APD8I   | XC17S150APD8I  |
| XC17S15APD8I  | XC17S50AVO8I   | XC17S150AVO8I  |
| XC17S15AVO8I  | XC17S50ASO20I  | XC17S150ASO20I |
| XC17S30APD8C  | XC17S100APD8C  | XC17S200APD8C  |
| XC17S30AVO8C  | XC17S100AVO8C  | XC17S200AVO8C  |
| XC17S30ASO20C | XC17S100ASO20C | XC17S200AVQ44C |
| XC17S30APD8I  | XC17S100APD8I  | XC17S200APD8I  |
| XC17S30AVO8I  | XC17S100AVO8I  | XC17S200AVO8I  |
| XC17S30ASO20I | XC17S100ASO20I | XC17S200AVQ44I |
|               |                |                |



## **Marking Information**

Due to the small size of the PROM package, the complete ordering part number cannot be marked on the package. The XC prefix is deleted and the package code is simplified. Device marking is as follows.



# **Revision History**

The following table shows the revision history for this document.

| Date     | Revision | Revision                                                                                                                    |
|----------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 09/14/00 | 1.0      | Initial Xilinx release.                                                                                                     |
| 11/13/00 | 1.1      | Updated configuration bits.                                                                                                 |
| 04/07/01 | 1.2      | Added to features: "Guaranteed 20 year life data retention", removed "Programming the FPGA with counters" and related text. |