

# Implementing an I<sup>2</sup>C Bus Controller in a CoolRunner CPLD

### Here's an overview of a complete design that you can download from the Web.

by Jennifer Jenkins, Applications Engineer, Xilinx, jennifer.jenkins@xilinx.com

he I<sup>2</sup>C bus is a popular serial, twowire interface used in many systems because of its low electrical overhead. The two-wire interface minimizes interconnections so ICs have fewer pins and the number of traces required on printed circuit boards is reduced. The bus is capable of up to 100KHz operation, and each device connected to the bus is software addressable by a unique address with a simple master/slave protocol.

Designing with an I<sup>2</sup>C bus for handheld devices requires that you minimize power dissipation. That's why CoolRunner CPLDs, the lowest power CPLDs available, are the perfect devices for creating I<sup>2</sup>C controllers. The I<sup>2</sup>C design shown in this article provides both master/slave capability with an asynchronous bytewide microcontroller or microprocessor interface as shown in Figure 1.

## Functionality

The CoolRunner CPLD implementation of the I<sup>2</sup>C controller supports the following features:

• Microcontroller interface.



Figure 1 - CoolRunner I<sup>2</sup>C Bus Controller.

- Master or Slave operation.
- Multi-master operation.
- Software selectable acknowledge bit.
- Arbitration of lost interrupts with automatic mode switching from Master to Slave
- Calling address identification interrupt with automatic mode switching from Master to Slave.
- START and STOP signal generation/detection.
- Repeated START signal generation.
- Acknowledge bit generation/detection.



Figure 2 - CoolRunner I<sup>2</sup>C Controller block diagram.

- Bus busy detection.
- 100KHz operation.

## **Block Diagram**

The functionality of the CoolRunner I<sup>2</sup>C controller is divided into two major blocks, the microcontroller interface and the I<sup>2</sup>C interface, as shown in Figure 2. This design was created in VHDL and verified through simulation. Xilinx software tools were used for compilation and fitting. The design was targeted to a 3V, 128-macrocell, enhanced clocking, CoolRunner CPLD in a 100pin TQFP package (XCR3128A-10VQ100C).

## Conclusion

This design offers a way to use an I<sup>2</sup>C bus in a low power application. Using a CoolRunner

CPLD to implement the functionality of an I<sup>2</sup>C controller is perfect for power limited applications. The design of the I<sup>2</sup>C controller that is currently available for customers includes the following:

- Complete detailed application note
- Complete VHDL source code
- VHDL test benches 🐒

More information can be found at www.xilinx.com/apps/epld.htm,under CoolRunner XAPP315 - Implementing an I<sup>2</sup>C Bus Controller in a CoolRunner™ CPLD. The VHDL code and test benches created for this design are available by contacting Xilinx Technical Support at 1-800-255-7778.