### **EDITOR**

Carlis Collins editor@xilinx.com 408-879-4519

#### **SENIOR DESIGNER**

Jack Farage

### **BOARD OF ADVISORS**

Dave Stieg Andy Larg Mike Seither

Pronto Creative www.prontocreative.com



Xilinx, Inc. 2100 Logic Drive San Jose, CA 95124-3450 Phone: 408-559-7778 FAX: 408-879-4780 ©2000 Xilinx Inc. All rights reserved.

Xcell is published quarterly. XILINX, the Xilinx logo, and CoolRunner are registered trademarks of Xilinx, Inc. Virtex, LogiCORE, Spartan, SpartanXL, Alliance Series, Foundation Series, CORE Generator, Checkpoint Verification, TimeSpecs, Smart IP, QPRO, Selectl /O, Selectl/O+, True Dul-Port, WebFITTER, WebPACK, Select RAM, BlockRam, Xilinx Online, and all XC-prefix products are trademarks, and The Programmable Logic Company is a service mark of Xilinx, Inc. Other brand or product names are trademarks or registered trademarks of their respective owners.

The articles, information, and other materials included in this issue are provided solely for the convenience of our readers. Xilinx makes no warranties, express, implied, statutory, or otherwise, and accepts no liability with respect to any such articles, information, or other materials or their use, and any use thereof is solely at the risk of the user. Any person or entity using such information in any way releases and waives any claim it might have against Xilinx for any loss, damage, or expense caused thereby.

# FROM THE EDITOR

# The Future of Logic Design...

grammable logic will be the key technology for developing next generation products; within the next ten years, programmable logic devices (PLDs) will be used in virtually every electronic product on the market. These industry predictions are based on a number of recent developments that have forever changed the way electronic systems are designed.

The old advantages of custom ASICs are quickly being overcome by the new advantages of programmable logic. Here are some of the reasons why:

## Very High Density, System-level

**Devices** - We now produce high performance FPGAs with advanced features and up to 3.2 million system gates. Plus, we have just announced our next generation 10-million gate architecture. With devices this powerful and this dense you are limited only by your imagination.

### Very Low Power, Low-cost

**Devices** - Many new designs require battery operation and low cost. Our Fast Zero Power™ CPLDs are perfect for cell phones, PDAs and other power sensitive applications. Our Spartan FPGAs already give you 100K gates for less than \$10.00, and higher density, lower cost FPGAs are on the way. Power and price are no longer an issue with PLDs.

**Intellectual Property** - The fastest and surest way to get your PLD-based product to market is to use proven

designs, either those created in-house or by third party suppliers. There is already a wealth of IP, and many new designs are being introduced every day. IP significantly reduces your development time and your risk.

## **Highly Efficient Development**

**Tools** - Speed is critical. Not only do you want the fastest design you can create, but you want to complete that design with the least possible risk and effort. The currently available development tools from Xilinx allow you to quickly develop your designs in many different ways, with multiple developers located in different places. These tools are fast, efficient, and easy to use; and they are constantly improving.

Field Upgradeability - With the current Xilinx device and software technologies you can create designs that are easily changed, in the field, over any network, right at your customers' premises. The possibilities are enormous, and the advantages are overwhelming; this cannot be duplicated with any other technology. Now, just like software, your hardware can easily change to meet the demands of the marketplace.

With programmable logic you not only get the fastest and easiest way to create next-generation systems, you also get significant advantages that cannot be offered by fixed logic ASICs; there is no better way to create value. **∑**