## **QPRO QML-Certified FPGAs and PROMs**

The Xilinx QPRO family of Radiation Hardened FPGAs and PROMs are finding homes in many new satellite and space applications. Both the XQR4000XL and XQVR Virtex products are being designed into space systems that will utilize reconfigurable technology. Numerous communications and GPS satellites, space probe, and shuttle missions are included on the growing list of programs that will be flying these devices. The Virtex QPRO family of High Reliability products is experiencing a high degree of success in the defense market. As designers find it more and more difficult to find components suitable for the harsh environments seen by defense systems, they are discovering that they can incorporate the functions of obsolete parts into Virtex QPRO products. This has the added long term advantage of significantly reducing the costs of future re-qualifications,

because their systems can retain consistent form, fit, and function through the use of Virtex QPRO FPGAs. This cannot be achieved with costly and inflexible ASICs or custom logic.

Please visit http://www.xilinx.com/products/hirel\_qml.htm for all the latest information about these products, including some new applications notes.

| FPGA Product   | FPGA Product Selection Matrix                                                        |             |                        |                              |               |            |      |            |          |                      |               |          |          |        |        |
|----------------|--------------------------------------------------------------------------------------|-------------|------------------------|------------------------------|---------------|------------|------|------------|----------|----------------------|---------------|----------|----------|--------|--------|
|                |                                                                                      |             | DENSITY                |                              |               |            |      |            |          | FEATURES             |               |          |          |        |        |
| DEVICES        | KEY FEATURES                                                                         | Logic Cells | Maximum<br>Logic Gates | Typical System<br>Gate Range | Max. RAM Bits | CLB Matrix | CLBs | Flip-Flops | Max. I/0 | Output Drive<br>(mA) | PCI Compliant | 1.8 Volt | 2.5 Volt | 3 Volt | 5 Volt |
| XQR/XQ4013XL   | XC4000 Series:<br>Density<br>Leadership/<br>High Performance/<br>SelectRAM<br>Memory | 1368        | 13K                    | 10K-30K                      | 18K           | 24x24      | 576  | 1536       | 192      | 12/24                | Y             | -        | -        | Х      | *      |
| XQR/XQ4036XL   |                                                                                      | 3078        | 36K                    | 22K-65K                      | 42K           | 36x36      | 1296 | 3168       | 288      | 12/24                | Y             | -        | -        | Х      | *      |
| XQR/XQ4062XL   |                                                                                      | 5472        | 62K                    | 40K-130K                     | 74K           | 48x48      | 2304 | 5376       | 384      | 12/24                | Y             | -        | -        | Х      | *      |
| XQ4085XL       |                                                                                      | 7448        | 85K                    | 55K-180K                     | 100K          | 56x56      | 3136 | 7168       | 448      | 12/24                | Y             | -        | -        | Х      | *      |
| XQV100         | Virtex Family:<br>Density/                                                           | 2700        | 32K                    | 72K-109K                     | 78K           | 20x30      | 600  | 2400       | 180      | 2/24                 | Y             | -        | Х        | I/0    | *      |
| **XQVR/XQV300  | Performance<br>Leadership<br>BlockRAM<br>Distributed RAM<br>Selectl/O 4 DLLs         | 6912        | 83K                    | 176K-323K                    | 160K          | 32x48      | 1536 | 6144       | 316      | 2/24                 | Y             | -        | Х        | I/0    | *      |
| **XQVR/XQV600  |                                                                                      | 15552       | 187K                   | 365K-661K                    | 312K          | 48x72      | 3456 | 13824      | 512      | 2/24                 | Y             | -        | Х        | I/0    | *      |
| **XQVR/XQV1000 |                                                                                      | 27648       | 332K                   | 622K-1,124K                  | 512K          | 64x96      | 6144 | 24576      | 512      | 2/24                 | Y             | -        | Х        | I/0    | *      |

\* I/Os are tolerant

\*\* XQR and XQVR devices are Radiation Hardened

X = Core and I/O voltage

I/Os = I/O voltage supported

(1) All devices specified from -55°C to +125°C
(2) Selected XQ4000E/EX devices also available

| QPRO QML-certified PROMs |         |         |      |      |      |  |  |  |  |  |  |
|--------------------------|---------|---------|------|------|------|--|--|--|--|--|--|
|                          |         | Package |      |      |      |  |  |  |  |  |  |
| Device                   | Density | DD8     | S020 | CC44 | PC44 |  |  |  |  |  |  |
| XC1736D                  | 36Kb    | Х       |      |      |      |  |  |  |  |  |  |
| XC1765D                  | 64Kb    | Х       |      |      |      |  |  |  |  |  |  |
| XC17128D                 | 128Kb   | Х       |      |      |      |  |  |  |  |  |  |
| XC17256D                 | 256Kb   | Х       |      |      |      |  |  |  |  |  |  |
| XQR/XQ 1701L*            | 1Mb     |         | Х    | Х    |      |  |  |  |  |  |  |
| XQR/XQ 1704L*            | 4Mb     |         |      | Х    | X**  |  |  |  |  |  |  |

\* XQR devices are Radiation Hardened.

\*\* XQ devices only.

## Reference

Xilinx development systems give you the speed you need. With version 3.1i solutions, Xilinx place and route times are as fast as 2 minutes for our 200,000 gate, XC2S200 Spartan(r)-II device, and 30 minutes for our 1 million gate, system-level XCV1000E Virtex(tm)-E device. That makes Xilinx development systems the fastest in the industry.

And with the push of a button, our timingdriven tools are creating designs that support I/O speeds in excess of 800 Mbps, and internal clock frequencies in excess of 300 MHz.

These development solutions combine powerful technology with a flexible, easy to use graphical interface to help you achieve the best possible designs within your project schedule, regardless of your experience level.

|                                   | Alliance Series Foundation Series ISE Series |              |                 |              |              |              |              |              |              |
|-----------------------------------|----------------------------------------------|--------------|-----------------|--------------|--------------|--------------|--------------|--------------|--------------|
|                                   | All-STD ALI-ELI                              |              | FND-EXP FND-ELI |              | FND-BAS      | FND-BSX      | ISE-ELI      | ISE-EXP      | ISE-BSX      |
| Design Entry                      | ALI-STD                                      |              | THD-LAI         |              | THD-DAS      | THD-D3A      | 191-111      | IJL-LAI      | 132-037      |
| Schematic Entry                   |                                              |              | 1               | V            | 1            | 1            | 1            | 1            | ~            |
| HDL Entry                         |                                              |              | <br>√           | <br>√        | 1            | ۲<br>۷       | √            | 1            | v<br>V       |
|                                   |                                              |              | <br>√           | <br>√        | 1            | ۲<br>۷       | 1            | 1            | v<br>V       |
| ABEL Entry<br>HDL Editor          |                                              |              | <br>√           | N<br>N       | <br>√        | N<br>N       | V<br>V       | <br>√        | N N          |
|                                   |                                              |              | N<br>N          | N<br>N       | <br>√        | ۷<br>ا       | VSS*         | VSS*         | VSS*         |
| State Diagram Editor Environment  |                                              |              | N               | N            | N            | N            | V35"         | V35"         | V22          |
|                                   | DOWNIN                                       | DOWNIN       |                 |              |              |              |              |              |              |
| Operating System                  | PC/UNIX                                      | PC/UNIX      | PC              | PC           | PC           | PC           | PC           | PC           | PC           |
| Simulation                        |                                              |              | 1               | 1            | 1            | 1            |              |              |              |
| Gate Level Timing Simulation      |                                              |              | √               | √            | √            | √            |              |              |              |
| HDL Simulation                    | MTI**                                        | MTI**        | MTI**           | MTI**        | MTI**        | MTI**        | MTI**        | MTI**        | MTI**        |
| HDL Test Bench Generator          |                                              |              |                 |              |              |              | VSS*         | VSS*         | VSS*         |
| Synthesis                         |                                              |              |                 |              |              |              |              |              |              |
| Xilinx Synthesis Technology (XST) |                                              |              |                 |              |              |              | √            | √            | V            |
| FPGA Express                      |                                              |              | V               | V            | V            | N            | V            | V            | V            |
| Incremental Synthesis             |                                              |              | V               | V            | √            | $\checkmark$ | $\checkmark$ | $\checkmark$ | √            |
| System Features                   | ALI-STD                                      | ALI-ELI      | FND-EXP         | FND-ELI      | FND-BAS      | FND-BSX      | ISE-ELI      | ISE-EXP      | ISE-BSX      |
| Constraints editor                | $\checkmark$                                 | $\checkmark$ | V               | V            | V            | $\checkmark$ | V            | $\checkmark$ | V            |
| Floorplanner                      | $\checkmark$                                 | √            | √               | √            | √            | V            | √            | √            | $\checkmark$ |
| CPLD ChipViewer                   | $\checkmark$                                 | $\checkmark$ | $\checkmark$    | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Pin Editor                        | $\checkmark$                                 | $\checkmark$ | $\checkmark$    | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| FPGA Editor                       | $\checkmark$                                 | $\checkmark$ | $\checkmark$    | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Core Generator included           | $\checkmark$                                 | $\checkmark$ | V               | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Configuration by cable            | √                                            | V            | √               | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | √            | $\checkmark$ |
| Error navigation to Xilinx Web    |                                              |              |                 |              |              |              | √            | √            | √            |
| Command line operation            |                                              |              |                 |              |              |              | 1            | √            | √            |
| HTML timing reports               | √                                            | V            | √               | 1            | √            | N            | 1            | √            | $\checkmark$ |
| Data Book I/O timing              | $\checkmark$                                 |              | V               | V            | √            |              | √            | √            | √            |
| Project archiving                 | 1                                            | 1            | √               | √            | √            | N            | V            | √            | √            |
| System Interfaces                 |                                              |              |                 |              |              |              |              |              |              |
| EDIF in                           | 1                                            | 1            | √               | ~            | √            | N            |              |              |              |
| PROM file generation              | 1                                            | 1            | √               | ~            | √            | N            | √            | √            | √            |
| JTAG download software            | 1                                            | 1            | √               | √            | √            | N            | 1            | √            | √            |
| IBIS                              | V                                            | V            | V               | V            | √            | N            | V            | √            | V            |
| STAMP                             | 1                                            | ا            | √               | √            | √            | N            | √            | √            | √            |
| VHDL, Verilog                     | 1                                            |              | √               | √            | √            | 1            | √            | √            | √            |
| HDL Simulation libraries          | √                                            | √            | ,<br>,          | V            | √            | √            | √            |              |              |

\*VSS - Delivered as part of the ALLSTAR program or as a backPACK module in WebPACK

|                  |                                               | Alliance Series |              | Foundation Series |         |              |              | ISE Series   |              |              |  |
|------------------|-----------------------------------------------|-----------------|--------------|-------------------|---------|--------------|--------------|--------------|--------------|--------------|--|
| Family           | Part Number                                   | ALI-STD         | ALI-ELI      | FND-EXP           | FND-ELI | FND-BAS      | FND-BSX      | ISE-ELI      | ISE-EXP      | ISE-BSX      |  |
| Virtex           | XCV50 only                                    |                 |              |                   |         | √            |              |              |              | √            |  |
|                  | All devices up to<br>XCV1000                  | $\checkmark$    | V            | V                 | V       |              |              | V            | $\checkmark$ |              |  |
| Virtex-E         | XCV50E only                                   |                 |              |                   |         | $\checkmark$ |              |              |              | $\checkmark$ |  |
|                  | All devices up to<br>XCV1000E                 | V               | V            | V                 | V       |              |              | V            | √            |              |  |
|                  | All devices up to<br>XCV3200E                 |                 | V            |                   | V       |              |              | V            |              |              |  |
| Virtex-EM        | XCV405EM                                      | $\checkmark$    | $\checkmark$ | $\checkmark$      | V       |              |              | $\checkmark$ | V            |              |  |
|                  | XCV812EM                                      | V               | 1            | V                 | V       |              |              | V            | √            |              |  |
| Spartan          | XCSxx<br>(All devices)                        | V               | V            | √                 | V       | $\checkmark$ | V            | V            | 1            | 1            |  |
| Spartan XL       | XCSxxXL<br>(All devices)                      | $\checkmark$    | V            | 1                 | V       | $\checkmark$ | V            | V            | √            | V            |  |
| Spartan-II       | XC2SxxXL<br>(Includes<br>XC2S200)             | V               | V            | V                 | V       | $\checkmark$ | V            | V            | V            | ~            |  |
| XC9500<br>Series | XC9500 XV/XL<br>(All devices)                 | $\checkmark$    | $\checkmark$ | ~                 | V       | 1            | $\checkmark$ | V            | $\checkmark$ | 1            |  |
| XC400<br>Series  | XC4000E/L/EX<br>(All devices)                 | $\checkmark$    | V            | V                 | V       | V            | $\checkmark$ | V            | $\checkmark$ | V            |  |
|                  | XC4000XL/XLA<br>(All devices up to<br>XC4020) |                 |              |                   |         | V            | V            |              |              | ~            |  |
|                  | XC4000XL/XLA<br>(All devices)                 | V               | V            | V                 | V       |              |              | V            | √            |              |  |
|                  | XC4000XV<br>(All devices)                     | V               | V            | V                 | V       |              |              | V            | √            |              |  |
| XC3000<br>Series | XC3x00A/L<br>(All devices)                    | V               | V            | V                 | V       | V            | N            |              |              |              |  |
| XC5200<br>Series | XC5200<br>(All devices)                       | $\checkmark$    | $\checkmark$ | 1                 | V       | V            | 1            |              |              |              |  |

\*Note: CoolRunner Series is only available in WebFITTER and WebPACK at this time.