# IEEE 1394-Compatible LLC-I Megafunction Solution Brief 36 May 1998, ver. 1 ## **Target Applications:** Bus & Interfaces Processors & Peripherals Telecommunications & Data Communications ## Family: FLEX® 10K SIS Microelectronics, Inc. P.O. Box 1432 1831 Lefthand Circle Suite #E Longmont, CO 80501 Tel. (303) 776-1667 x235 Fax (303) 776-5947 E-mail info@sismicro.com #### **Features** - Conforms to IEEE Std. 1394-1995 standards for cable environments - Supports IEEE Std. 1394a, which has been submitted for approval - Generic 32-bit host bus interface - Optional asynchronous host clock/cable clock - Supports IEEE Std. 1394 Annex-J physical interface # **General Description** The IEEE 1394-compatible link layer controller (LLC-I) megafunction provides IEEE Std. 1394 asynchronous packet link layer support between a controller implementing the IEEE Std. 1394 transaction layer and an external device implementing the IEEE Std. 1394 physical layer. Figure 1 shows the block diagram for the IEEE 1394-compatible LLC-I megafunction. Figure 1. IEEE 1394-Compatible LLC-I Megafunction Block Diagram # **Functional Description** The IEEE 1394-compatible LLC-I megafunction is controlled through a 32-bit host bus interface by either a hardware-based controller or a firmware-based processor. The megafunction handles IEEE Std. 1394 link layer functions, which includes formatting packets for asynchronous write/lock operations and checking packets for asynchronous read/lock operations. The megafunction manages the Annex J interface to an external IEEE Std. 1394 physical layer device. These tasks include bus arbitration management and transfer-rate dependent data serialization. ## **Ports** Table 1 describes the ports for the IEEE 1394-compatible LLC-I megafunction. | Table 1. IEEE 1394-Compatible LLC-I Megafunction Ports (Part 1 of 2) | | | | | | |----------------------------------------------------------------------|-------|----------------------|--|--|--| | Name | Туре | Description | | | | | hclk | Input | Host clock interface | | | | | din[310] | Input | Data in bus | | | | | txvld# | Input | Data in valid | | | | | Name | Туре | Description | | | |------------|---------------|----------------------------------------|--|--| | txlast | Input | Data in last word | | | | rxrdy# | Input | Data out accepted | | | | addr[70] | Input | Register address bus | | | | regwr | Input | Register write enable | | | | regrd | Input | Register read enable | | | | rst# | Input | Asynchronous reset | | | | sclk | Input | IEEE Std. 1394 Annex J interface clock | | | | int# | Output | Host interrupt (to host/controller) | | | | txrdy# | Output | Data in | | | | dout[310] | Output | Data out bus | | | | rxvld# | Output | Data out valid | | | | rxlast | Output | Data out last word | | | | ireq | Output | Link layer request | | | | phyct[10] | Bidirectional | IEEE Std. 1394 Annex J control bus | | | | phydat[30] | Bidirectional | IEEE Std. 1394 Annex J data bus | | | #### Utilization Table 2 describes the logic cell requirements for the IEEE Std. 1394-compatible LLC-I megafunction. | Table 2. IEEE 1394-Compatible LLC-I Megafunction Logic Cell Requirements | | | | | | | | | |--------------------------------------------------------------------------|-------------|-------------|----------|------------------------|--------------|--|--|--| | Device | Speed Grade | Utilization | | f <sub>MAX</sub> (MHz) | Availability | | | | | | | Logic Cells | EABs (1) | Note (2) | | | | | | EPF10K100A | -1 | 3,352 | 5 | 24.576 | Now | | | | #### Notes: - (1) EAB = embedded array block. - (2) Data on the Annex J interface is clocked at 49.152 MHz. # **Applications** The IEEE Std. 1394-compatible LLC-I megafunction is ideal for embedded applications that require an IEEE Std. 1394 interface. These applications include printers, scanners, modems, and home entertainment devices. The megafunction is also appropriate for custom applications, such as remote data acquisition, that require high bandwidth communication through the IEEE Std. 1394 interface. #### **Deliverables** The IEEE 1394-compatible LLC-I megafunction is available in synthesizable register transfer language (RTL), Verilog HDL, and as a synthesized Altera Hardware Description Language (AHDL) netlist file. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Copyright © 1998 Altera Corporation. Altera, FLEX, FLEX 10K, EPF10K100A, and AMPP are trademarks and/or service marks of Altera Corporation in the United States and other countries. Other brands or products are trademarks of their respective holders. The specifications contained herein are subject to change without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. All rights reserved. 2 Altera Corporation