## Saving Power with Atmel PLDs

### Introduction

Many designers today are looking for ways to reduce power consumption in their designs to meet expanding market demands for portable and battery-operated products. With the push to add more features to these products while maintaining the same board size and power budget, Programmable Logic Devices with the low power consumption are playing a larger role in the design of these products. These devices allow the designer to add more features in the same board space, yet be able to maintain or decrease the overall power consumption of the system. Atmel offers a variety of PLDs in several density classes with pin counts ranging from 20 to 160 pins that have this low-power or zero-power consumption or "L/Z" feature.

# Power Consumption for PLDs

Before discussing the detailed features of Atmel's Low-power PLDs, it is important to point out the two components for PLD power consumption.

- 1.  $P_{average} = nC_{Load} F_{op} (V_{supply})^2$
- 2. P<sub>standby</sub> = I<sub>CC,SB</sub> × V<sub>supply</sub> = Standby Power when the device is powered down

#### Where:

P<sub>average</sub> = average power consumed while outputs are switching

 $C_{load}$  = load capacitance on each output pin

n = number of output pins switching

 $F_{op}$  = Frequency of operation  $V_{supply}$  = supply voltage.

As shown in equation 1, a designer may be able to reduce the overall power consumption of his or her design by reducing the supply voltage, pin capacitive loading, or operating frequency. However, these alternatives are usually not practical. Another alternative a designer can choose, as equation 2 shows, is to use parts that consume as little standby power as possible during idle periods when the device is not responding to input stimulus. Atmel's Low-power PLDs are ideally suited for this purpose.

## Power Consumption Savings with Atmel Low-power "L/Z" PLDs

Atmel Low or Zero-power PLDs save power by powering down automatically to a "standby" or "sleep" mode when no signal transitions occur on the inputs or internal feedbacks of the device. When an input signal transition occurs, the device responds by "waking up" to an active mode. Figure 1 shows the Average I<sub>CC</sub> vs. Frequency characteristics for Atmel's standard and low-power PLDs. For frequencies less than Factive, a lowpower device will automatically go through active and standby cycles to reduce the average current consumption. Compared with a standard-power device, which always remains active, low-power PLDs offer significant power savings. As the input signal frequency increases, the percentage of time a lowpower device is active will also increase proportionally until F<sub>active</sub> is approached. For frequencies greater than or equal to Factive, a low-power device will consume about the same amount of current as a standard-power device.





## Erasable Programmable Logic Device

## Application Note

Rev. 0457D-11/99



## **Standby Mode**

When a low-power device is in the standby mode, the internal fuse array powers-down and the device draws standby current,  $I_{CC,SB}$  from the system's supply. The device will enter the "standby" mode automatically when no inputs or internal feedbacks have switched within a time period of  $T_{active}$ .

Equation 3 shows how to calculate  ${\rm T}_{\rm active}$  for a ATF16V8BQL PLD device.

3.  $T_{active} = 1/(2 \times F_{active})$ *Where*:

 $T_{active} = Active time period$ 

F<sub>active</sub> = Cutoff Frequency

For example, on the ATF16V8BQL,

 $I_{active} = 35 \text{ mA}, F_{active} = 40 \text{ MHz}, \text{ and } I_{CC,SB} = 5 \text{ mA}.$ So,  $T_{active} = 1/(2 \times 40 \text{ MHz}) = 12.5 \text{ nsec}.$ 

Therefore, if no inputs or feedbacks have switched for 12.5 ns, the ATF16V8BQL will power down to the standby mode and only draw 5 mA from the supply.

During the standby mode all logic signals are latched so all outputs and internal feedbacks will remain valid. Since the device powers down to this mode automatically, no separate power-down pin is required.

## **The Active Mode**

An Atmel Low-power PLD automatically wakes up to the active mode when it senses an input change from either low-to-high or high-to-low. When waking up, the internal fuse array is powered up and transient current increases from  $I_{\text{CC,SB}}$  to a peak value of  $I_{\text{active}}.$  The current remains at the peak value while the device is awake. The time required for the device to change current from I<sub>CC.SB</sub> to Iactive during wake-up or vice versa during power down is called the "wake-up" time or Twake. The wake-up time is already included within the Propagation Delay (Tpd) specification in the Atmel datasheet. On average, the wake-up time ranges from 3 to 5 ns for most of the Atmel devices. Figure 2 shows what happens while the device is awake. In Figure 2(i), the device awoke by a single input transition and saw no additional transitions. Hence, the device will stay awake for T<sub>active</sub> before entering the standby mode. In Figure 2(ii), the device sees several input transitions after the first transition that woke the device up. Therefore, it will stay awake for T<sub>active</sub> after the *last* input transition occurs before powering down.

Figure 1. Average I<sub>CC</sub> vs. Frequency for Atmel Standard and Low-power Devices



Where:  $I_{CC,SB} = I_{CC}$  in standby mode  $I_{active} = I_{CC}$  at cutoff frequency  $F_{op} =$  Frequency of operation  $F_{active} =$  Cutoff frequency The slopes on Figure 2 show the transient current slew rate required for an Atmel Low-power device to change current from  $I_{CC,SB}$  to  $I_{active}$  during the wake-up time for both the wake-up and power-down process. This slew rate can be calculated by equation 4 below,

4.  $I_{CC}$  Slew Rate during wake up =  $\frac{dI}{dt} = \frac{I_{active} - I_{CC,SB}}{T_{wake}}$ 

during power down =  $\frac{dI}{dt} = \frac{I_{active} - I_{CC,SB}}{T_{wake}}$ 

For example, for a ATF16V8BQL device,

 $I_{active} = 35 \text{ mA}, I_{CC,SB} = 5 \text{ mA}, \text{ and } T_{wake} = 3 \text{ ns}$ Therefore, during wake up, dl/dt = (35 mA - 5 mA)/(3 ns) = 10 mA/ns.During power-down the slew rate is negative or

## Average I<sub>CC</sub> vs. Peak I<sub>CC</sub>

The total current required for a low-power device to complete an active cycle is the sum of transient and peak currents. Since the transient current cancels during the wake-up and power-down portions of the active cycle, its total contribution is zero. Therefore, the total current required is the peak current.

Figure 2. Active Cycle

-10 mA/ns.

The average current required by the device when operating at a particular operating frequency can be approximately related to the peak current in the active cycle by,

5. For  $F_{op} = 0$  Average  $I_{CC} = I_{CC,SB}$ For  $F_{op} < F_{active}$  Average  $I_{CC} \sim [F_{op}/F_{active}] \times I_{peak}$   $+ [1 - (F_{op}/F_{active})] \times I_{CC,SB}$ For  $F_{op} >= F_{active}$  Average  $I_{CC} \sim I_{active}$ , *Where*:  $F_{op} =$  Frequency of Operation  $I_{peak} = I_{active} =$  Peak Current or current at the cutoff frequency

F<sub>active</sub> = Cutoff frequency

For example, with an ATF22V10BQL device,

For  $F_{op} = 10 \text{ MHz}$ ;  $F_{active} = 20 \text{ MHz}$ ,  $I_{peak} = I_{active} = 45 \text{ mA}$ , and  $I_{CC,SB} = 8 \text{ mA}$ .

 $F_{active}$ ,  $I_{peak}$ , and  $I_{CC,SB}$  are determined from the  $I_{CC}$  vs. Frequency curves in the data book,

Average  $I_{CC} \sim (10 \text{ MHz}/20 \text{ MHz}) \times (45 \text{ mA})$ + (1 - (10 MHz/20 MHz)) × 8 mA = 26.5 mA.

Therefore, at an operating frequency of 10 MHz, the average current drawn by a ATF22V10BQL device should be about 26.5 mA.





## **Supplying Transient and Peak Currents**

In many applications with limited power sources, such as battery supplied or portable systems, the transient and peak currents required by the active cycle can be generated by the existing decoupling capacitors on the board. Decoupling capacitors act as a temporary power source to the PLD's supply, supplying a low-power device with the necessary amount of current so it can undergo active cycles automatically to save power.

To calculate the minimum decoupling capacitance needed, we first need to compute the total amount of charge required during an active cycle and use this amount to derive the capacitance. The total charge needed is,

6.  $Q_{total} = Q_{active} + Q_{transient}$ 

 $I_{transient}$  cancels during the active mode so  $I_{transient} = 0$ . Therefore,  $Q_{transient} = 0$  as well. Substituting this result into equation 6 gives,

7. 
$$Q_{total} = Q_{active} = (I_{active}) \times [1/(2 \times F_{active})]$$

The decoupling capacitance required can then be calculated as  $\mathbf{Q}_{\text{total}}/\text{dV}$  and is,

8. Creq = 
$$\frac{I_{active} \times [1/(2 \times F_{active})]}{dV}$$

Figure 3. Awake Time vs. Input Duty Cycle



(ii) < 50% Duty Cycle

CMOS PLD

Where dV is the maximum droop allowed in the supply voltage caused by draining this charge from the capacitors.

For example, with a ATF16V8BQL device,

Assume dV = 100 mV maximum,  $I_{active} = 35 \text{ mA}$ , and  $T_{active} = 12.5 \text{ ns}$ .

Therefore,  $Q_{active} = (35 \text{ mA}) \times (12 \text{ ns}) = 0.42 \text{ nC}$  and Creq = (0.42 nC)/(100 mV) = 4.2 nF.

This is the minimum decoupling capacitance needed to supply the peak and transient currents required for the active time period, in this case 12.5 ns.

#### How Duty Cycle Affects Power Consumption

A low-power device normally wakes up twice for each clock input cycle. For example, with a 50% duty cycle input (Case 1, Figure 3), the device wakes up on the rising edge and falling edges of the input. If the input signal width,  $T_{wh}$ , is less than or equal to  $T_{active}$ , as shown in Case 2 Figure 3, the device will wake up once during each input cycle. From Case 2 Figure 3, we see that the input duty cycle affects the power consumption of a low-power device by reducing the time it is awake. If the input duty cycle is greater than 50%, the device will consume the same power as in Case 2 Figure 3.

<u>CASE 1</u>  $T_{wh} \Rightarrow T_{active}$   $T_{awake} = 2 \times T_{active}$ 2 "Wake-up" cycles per second

<u>CASE 2</u>  $T_{active} > T_{wh} => T_{w}$   $T_{awake} = T_{wh} + T_{active}$ 1 "Wake-up" cycle per second

 $T_w$  = Minimum input width (specified in the Atmel datasheet)

#### 4

## Design Guidelines for "L/Z" Devices

The "L/Z" devices offer many benefits that allow you to save power in your design. To derive the greatest benefit from these features Atmel recommends that you follow the guidelines below:

- 1. Decoupling Capacitor - As discussed in the previous section on "Supplying Transient and Peak Currents" for "L/Z" devices. When an "L/Z" device wakes up after detecting an input transition, it draws the same current as a standard-power part for a limited time period (T<sub>awake</sub>). The time it takes the "L/Z" device to wake-up is quite small, typically 3 to 5 ns for most of the Atmel devices. Because so much current is required for such a small time period, a large transient occurs on the power supply. In practice this is more than most supplies can handle. Therefore, Atmel recommends that a 0.22 µF or greater ceramic of tantalum decoupling capacitor be placed as close to the supply pin(s) of an "L/Z" device as possible.
- Unused Inputs and I/O Pins If you are 2. designing with an "L/Z" device and have any unused Inputs or I/O's in your design, Atmel recommends that you either pull-them up or enable the pinkeeper option (if available) on the part. Floating Inputs or unused I/O pins create a high impedance path for noise to couple within the device. This, in turn, may create noise on the device's outputs. Atmel has made additions to its PLD product family to eliminate this requirement. Some devices (ATF16V8/20V8/22V10B) have internal pull-up resistors on all inputs and I/O pins. Other devices (ATF1500AS Family) have weak latches, pin-keeper circuits, that hold inputs and I/O pins to a stable logic state within the device. Older Atmel PLD devices (ATV series devices) do not have these features above, so this recommendation still applies.
- 3. Running at Higher Clock/ Input Transition Frequencies – Low-power devices offer maximum power savings at lower clock frequencies as shown on the  $I_{CC}$  vs. Frequency curve in Figure 1. Atmel recommends that you use Standard-power instead of an "L/Z" device if your design has either inputs, feedbacks or clocks that transition (high/low) at a time period close to the  $T_{awake}$  time. Standard-power devices consume equivalent power as "L/Z" devices when operating close to  $F_{active}$  and do not require special design guidelines described herein. The value for  $T_{awake}$  is defined in Figure 2 above.  $F_{active}$  is determined in the Atmel datasheet for the device.
- 4. **Input Setup Time** When using "L/Z" devices for registered or mixed logic applications make sure that all inputs and feedback meet the Input Setup

Time requirements specified in the Atmel datasheet. Violating this setup time may cause registered outputs to become either metastable or incorrectly clock data. This could affect how the device functions in your system.

### **Atmel PLD Product Selections**

In addition to standard and low-power PLDs, Atmel also offers Quarter Power and Low Voltage products. These versions are also available with the low-power feature. Figure 4 shows the Average  $I_{CC}$  vs. Frequency characteristics for all Atmel PLDs.

#### Atmel Standard-power and Low-power PLDs

Atmel standard-power PLDs are high performance devices whose power consumption remains about the same with frequency. Low-power products approach standard-power PLD power consumption at higher frequencies but save power at lower frequencies and when the device is idle.

#### **Quarter Power PLDs**

Atmel Quarter Power PLDs are available in two versions, a standard-power Quarter Power part ("Q" suffix) and a Quarter Power device, which has the low-power feature ("QL" suffix). Both versions have approximately one half the average  $I_{CC}$  of a standard power PLD and consume a quarter of the power of a comparable Bipolar part. The "QL" devices have the Quarter Power active current, plus the low-power feature.

#### Atmel Low-voltage PLDs

Atmel Low-voltage PLDs are capable of operating down to 2.7V. Low-voltage PLDs include the letters "LV" in the device name. These devices save power because they can operate at a reduced supply voltage compared to standard-power PLDs. Low-voltage PLDs are also available with the low-power feature and include the "LV" in the part name along with an "L/Z" suffix.

If the user wants to control the power-down process, separate dedicated power-down pin(s) are available on some of the Atmel CPLDs. These pins are enabled through software or programmer control by selecting a device type. A JEDEC file is programmed into the devices prior powerdown pin is activated. When a Logic high (5V) input appears on this pin, the part will immediately power down.

#### Zero-power PLDs

Zero-power PLDs have the same features as low-power devices except that they power down to a standby mode where they draw less than 1 mA of current. Examples of Zero-power PLD's include, the ATF16V8/20V8/22V10C Series. This low-power option is specified as a "Z" suffix at the end of the part name.





## Summary

We have discussed the features of Atmel's Low-power PLD products and have seen that these devices can offer the system designer many benefits for applications where power consumption is a critical requirement. These benefits include:

#### Low-power Feature in ALL PLD and CPLD Products

Designers can use any Atmel PLD or CPLD product, from 20 up to 160 pins, and still take advantage of the low-power or zero-power feature.

#### High-performance AND Power Consumption Savings

Designers can save power in their designs yet not sacrifice overall system operation speed. There is *no* separate delay

for the low-power feature. All delays are included in the Tpd specification in the Atmel data sheet.

#### Separate or Automatic Power-down Option

Atmel's patented "Low Power" feature automatically powers down the device to a low-power mode when no inputs or internal feedbacks are switching. Therefore, no separate power-down pin is needed, since power-down is automatic.

#### **Increased System Reliability**

Atmel Low-power parts consume less power, and operate cooler. So thermal related issues are less of a concern in the overall system design.



Figure 4. Average I<sub>CC</sub> vs. Frequency for all Atmel PLDs



#### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

Europe

Atmel U.K., Ltd. Coliseum Business Centre Riverside Way Camberley, Surrey GU15 3YL England TEL (44) 1276-686-677 FAX (44) 1276-686-697

#### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

Atmel Rousset Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

#### *Fax-on-Demand* North America: 1-(800) 292-8635

International: 1-(408) 441-0732

*e-mail* literature@atmel.com

Web Site http://www.atmel.com

*BBS* 1-(408) 436-4309

#### © Atmel Corporation 1999.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

Marks bearing <sup>®</sup> and/or <sup>™</sup> are registered trademarks and trademarks of Atmel Corporation.

Terms and product names in this document may be trademarks of others.

