Features
 | 
Benefits
 | 
- 
Total CMOS architecture with FZP design technology
 
 
 | 
- 
Lowest stand-by and total current consumption of any CPLD
 
 
 | 
- 
32 to 384 macrocell device selections
 
 
 | 
 | 
- 
Fast pin to pin timing 32 M/C - 5 ns
 
 
 | 
- 
Perfect fit for high speed systems
 
 
 | 
- 
3.3 Volt operation with 5 Volt tolerant I/Os
 
 
 | 
- 
Simplifies multivoltage system design
 
 
 | 
- 
Full 36 by 48 PLA - Full Programmable AND / Programmable OR structure
 
 
 | 
- 
Optimizes sharing and resource utilization (all product terms available)
 
 
 | 
| 
 | 
- 
Pull-up resistor for I/O termination
 
 
 | 
- 
Multiple clocking options
 
 
 | 
- 
Maximum clocking resources for design flexibility
 
 
 | 
| 
 | 
- 
Supports direct high speed interface
 
 
 | 
- 
VFM (Variable Function Mux) and Fold-back NANDs
 
 
 | 
- 
Superior logic optimization and device fitting
 
 
 | 
- 
Small, surface mount packages -  .8mm and .5mm ball pitch Chip Scale
BGAs
 
 
 | 
- 
Smallest footprint and board space savings
 
 
 | 
- 
Advanced 5 metal layer process technology
 
 
 | 
 | 
- 
Industrial and Commercial temperature ranges
 
 
 | 
- 
Full Industrial temperature and operating range (2.7 to 3.6 Volt)
 
 
 |