

CRC10 Generator and Verifier (CC-130)

January 26, 1998

**Product Specification** 

# C@reEl

MicroSystems

### **CoreEl MicroSystems**

46750 Fremont Blvd. #208
Fremont, CA 94538 USA
Phone: +1 510-770-2277
Fax: +1 510-770-2288
URL: www.coreel.com
E-mail: sales@coreel.com

#### **Features**

- Fully compatible with ITU-T Recommendation I.363 for AAL3/4 and ATM OAM Cells
- · Single clock operation
- Separate blocks for CRC10 Generator and CRC10 Verifier
- Fully synchronous operation
- Accepts 32 bit data per clock on which CRC10 is computed
- Performance up to 20 MHz giving a throughput of 640 Mbps
- Fully synthesizable Register Transfer Level (RTL) VHDL for FPGA available extra

# **Applications**

The CRC10 Generator and Verifier cores can be used in telecommunications and networking equipment including ATM, SONET and Ethernet systems.

# **General Description**

The CRC10 core is fully compliant to the ITU-T recommendation I.363 for AAL3/4 and ATM OAM Cells. The Core includes both CRC10 Generator and CRC10 Verifier modules. The CRC10 core is fully synchronous with respect to the input clock and is ideally suited to be in a Xilinx FPGA with other high level functions.

# **Functional Description**

The CRC10 Generator and Verifier modules are divided into blocks as shown in Figure 1. Operation of each module is described below.

Note:

| AllianceCORE™ Facts                     |                             |                     |  |  |
|-----------------------------------------|-----------------------------|---------------------|--|--|
| Core Specifics                          |                             |                     |  |  |
| Device Family                           | Spartan                     | XC4000XL            |  |  |
| CLBs - Generator:                       | 83                          | 83                  |  |  |
| CLBs - Verifier:                        | 46                          | 46                  |  |  |
| IOBs - Generator:                       | 46¹                         | 46¹                 |  |  |
| IOBs - Verifier:                        | 37¹                         | 371                 |  |  |
| CLKIOBs - Generator:                    | 1 <sup>1</sup>              | 1 <sup>1</sup>      |  |  |
| CLKIOBs - Verifier:                     | 1 <sup>1</sup>              | 1 <sup>1</sup>      |  |  |
| System Clock f <sub>max</sub>           | 20 MHz                      | 20 MHz              |  |  |
| Device Features Used                    | N/A                         |                     |  |  |
| Supported Device                        | es/Resources R              | emaining            |  |  |
|                                         | I/O                         | CLBs                |  |  |
| XCS30 PQ208-4 (Gen)                     | 83                          | 493                 |  |  |
| XCS30 PQ208-4 (Ver)                     | 92                          | 530                 |  |  |
| XC4013XL PQ160-2 (Gen)                  | 83                          | 493                 |  |  |
| XC4013XL PQ160-2 (Ver)                  | 92                          | 530                 |  |  |
| Provided with Core                      |                             |                     |  |  |
| Documentation                           |                             | Product Brief       |  |  |
|                                         |                             | cation Document     |  |  |
|                                         | Test Bench D                | esign Document      |  |  |
|                                         |                             | Test Scripts        |  |  |
| Design File Formats                     | VHDL compiled, EDIF netlist |                     |  |  |
| Constraint Files                        |                             | rator: crcgen.ucf   |  |  |
|                                         |                             | erifier: crcver.ucf |  |  |
| Verification Tool                       | Script Based Behavioral     |                     |  |  |
|                                         | VI                          | HDL Test Bench      |  |  |
| Schematic Symbols                       | None                        |                     |  |  |
| Evaluation Model                        | Behavioral VHDL             |                     |  |  |
| Reference Designs &                     | TTU-T I.3                   | 63 Specification    |  |  |
| Application Notes                       |                             |                     |  |  |
| Additional Items                        |                             | None                |  |  |
| Design Tool Requirements                |                             |                     |  |  |
| Xilinx Core Tools                       | Alliance 1.3                |                     |  |  |
| Entry/Verification Tool                 |                             | Tech V-System       |  |  |
| Support                                 |                             |                     |  |  |
| Support provided by CoreEl Microsystems |                             |                     |  |  |

<sup>1.</sup> Assuming all core signals are routed off-chip.

## **Generator Operation**

The CRC10 Generator computes and outputs the CRC10 for a Cell Data. Init Signal sets the CRC10 output to all 0's. The 32 Bit Trace Block computes the 32 bit intermediate

Note: Reset signal is global for both modules and is not included in the diagrams. Data(31:0) 32-Bit CRCREG DataValid Logic 1 Logic 3 ➤ CRCMatch DataValid Trace Init Clock Clock CRC10(9:0) Logic VerifyCRC 22-Bit DataValid **DataValid** Trace ogic 2 ComputeCRC Init Init Clock Generator Verifier X8334

Figure 1: CRC10 Generator and Verifier Block Diagrams

CRC. The 22 Bit Trace Block computes another intermediate 32 bit CRC. The 10 Most Significant Bits of the 32 Bit Trace is selected as the CRC10 remainder when the ComputeCRC is deasserted and the 10 Most Significant Bits of the 22 Bit Trace is selected as the CRC10 remainder when the ComputeCRC is asserted.

#### **Verifier Operation**

The CRC10 Verifier computes the CRC10 for the entire cell received and generates a CRCMatch signal if the result is zero. The Init Signal resets the CRCReg Outputs to zero. Once the whole cell is fed, the VerifyCRC signal must be asserted for one clock cycle in order to check the CRCReg Value for zero. If it is zero, the CRCMatch output signal is driven high for one clock cycle.

#### **Core Modifications**

Normally, modifications are not possible by the user since the core is provided in a Xilinx netlist format. CoreEl can perform special modifications for additional charge. However source code is available for additional cost where the customer can make modifications. Contact CoreEl Microsystems for more information.

#### **Pinout**

The pinout is not fixed to any specific device I/O. Signal names for each module are provided in the block diagrams shown in Figure 1, and described in Table 1.

### **Verification Methods**

This core has been used in larger ASICs and is silicon proven. The FPGA verification was done by back annotating the implementation and simulating in a Model technology V-System environment.

The test bench was written in VHDL with very powerful scripting capabilities and several scripts have been written for verifying the implementation. Additional tests can be added to the testbench by writing new scripts.

## **Recommended Design Experience**

Knowledge of error correction in network systems is needed. User should be familiar with HDL design methodology including FPGA targeting. Using the testbench requires familiarity with V-System of Model Technology.

# **Available Support Products**

CoreEl offers a test bench for verifying the core along with a complete line of ATM Core Cells for Xilinx FPGAs that perform the following functions:

- UTOPIA Interface
- Cell Delineation
- Cell Assembly
- CRC-32

# **Ordering Information**

For information on this or other products mentioned in this specification, contact CoreEl Microsystems directly from the information provided on the front page.

Table 1: Core Signal Pinout.

| Signal                 | Signal Direction        | Description                                                                                                                                              |  |  |
|------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CRC10 Generate         | CRC10 Generator Signals |                                                                                                                                                          |  |  |
| Data(31:0)             | Input                   | When <i>DataValid</i> is asserted, <i>Data</i> should be dword of current cell for which CRC10 is computed.                                              |  |  |
| DataValid              | Input                   | Indicates input <i>Data</i> is valid and CRC10 to be computed for value on <i>Data</i> .                                                                 |  |  |
| Init                   | Input                   | Init Signal sets initial CRC<br>Value to 0; asserted on start<br>of a new cell.                                                                          |  |  |
| Clock                  | Input                   | Used to sample all other inputs; uses FPGA CLKIOB pin.                                                                                                   |  |  |
| Reset                  | Input                   | Resets outputs to 0; asserted on power-up/reset.                                                                                                         |  |  |
| ComputeCRC             | Input                   | When signal is sampled active, CRC10 output gives valid 10 bit CRC to be transmitted with data; asserted along with last dword given to CRC10 Generator. |  |  |
| CRC10(9:0)             | Output                  | Indicates current CRC remainder of cell being processed.                                                                                                 |  |  |
| CRC10 Verifier Signals |                         |                                                                                                                                                          |  |  |
| Data(31:0)             | Input                   | When <i>DataValid</i> is asserted, <i>Data</i> should be dword of current cell for which CRC10 is computed.                                              |  |  |
| DataValid              | Input                   | Indicates input <i>Data</i> is valid and CRC10 to be computed for value on <i>Data</i> .                                                                 |  |  |
| Init                   | Input                   | Init Signal sets initial CRC<br>Value to 0; asserted on start<br>of a new cell.                                                                          |  |  |
| Clock                  | Input                   | Used to sample all other inputs; uses FPGA CLKIOB pin.                                                                                                   |  |  |
| Reset                  | Input                   | Resets outputs to 0; asserted on power-up/reset.                                                                                                         |  |  |

| Signal    | Signal Direction | Description                                                                                                                                                                                                                                                                                    |
|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VerifyCRC | Input            | When signal is sampled active, most significant 10 bits of <i>CRC</i> output is compared with zero. <i>VerifyCRC</i> should be asserted with 32 bit trailer of cell to find if cell was received without errors. <i>VerifyCRC</i> is asserted for one clock cycle if cell received is correct. |
| CRCMatch  | Output           | Asserted in response to <i>VerifyCRC</i> if current CRC remainder matches zero.                                                                                                                                                                                                                |

### **Related Information**

#### The ATM Forum

The ATM Forum publishes specifications regarding ATM. For more information, contact them as follows:

ATM Forum

Worldwide Headquarters

2570 West El Camino Real, Suite 304

www.atmforum.com

Mountain View, CA 94040-1313

Tel: +1 650-949-6700 Fax: +1 650-949-6705

E-mail: info@atmforum.com

## Xilinx Programmable Logic

For information on Xilinx programmable logic or development system software, contact your local Xilinx sales office, or:

Xilinx, Inc.

URL:

2100 Logic Drive

San Jose, CA 95124

Phone: +1 408-559-7778 Fax: +1 408-559-7114 URL: www.xilinx.com

For general Xilinx literature, contact:

Phone: +1 800-231-3386 (inside the US)

+1 408-879-5017 (outside the US)

E-mail: literature@xilinx.com

For AllianceCORE<sup>TM</sup> specific information, contact:

Phone: +1 408-879-5381

E-mail: alliancecore@xilinx.com

URL: www.xilinx.com/products/logicore/alliance/

tblpart.htm