

# Converting XC7200/XC7300 Designs to XC9500 Solutions

XBRF 018 July 1, 1997 (Version 1.0)

Application Brief

#### Summary

Retargeting XC7200/XC7300 designs to the XC9500 CPLD family can be as simple as changing the device type in the Design Manager and refitting the design. The uniform architecture of the XC9500 simplifies design translation. This document assumes a version 4.2 or later Xilinx design file for the original XC7200/XC7300 format. Xilinx M1 design software translation to the XC9500 is also assumed.

1. Take the existing .pld file that was targeted for the XC7200/XC7300 and copy it to a new directory.

2. Invoke the Design Manager with the design file. Choose an XC9500 device to implement the design. Automatic part selection may be appropriate.

#### **Xilinx Family**

XC7200, XC7300, and XC9500.

# Technical Issues when Converting Designs from XC7200/XC7300 to XC9500

Ideally, taking an XC7200/XC7300 design file and targeting to an XC9500 device is as simple as changing the device type in the Design Manager. Because there are differences between the two family architectures, there are a few technical issues that the designer should be aware of when making the transition. Also, the pinouts differ.

# 1. XC9500 JTAG Pins Unusable for I/O.

XC7200/XC7300 I/O pins occupying the XC9500 JTAG pins must be moved to other sites. If there are not enough pins, the design must be fit into a larger package. If no larger packages exist, then move to the next larger device and package with more I/O pins. Refer to the data sheet for specific pins for your part and package.

# 2. XC9500 Family does not Support Hardware Arithmetic

Designs using the XC7200/XC7300 arithmetic functions must be manually retargeted to the XC9500 family. This involves insertion of equivalent gate substitutions for arithmetic macrocell configurations. Note that since there are no special arithmetic paths and logic, the design may take a slightly larger part to implement the original design. Manual intervention with the **.pld** file will be required. Contact Xilinx Factory Technical Support for assistance.

## 3. The Functions Blocks are Different

If you have constrained your XC7200/XC7300 design to certain function blocks and macrocells, your new design may have problems fitting. Remember, there are more macrocells per function block in an XC9500, as well as fewer function blocks. Old constraints may be invalid in some cases. Releasing design constraints allows the fitter to move logic around to best fit your design.

# 4. Input Registers Map to Macrocells

Designs using input registers will use more macrocells to replace the XC7200/XC7300 input registers. A larger number of macrocells may be required on the new XC9500 design. Timing must be checked for design compatibility. This may be solved by using faster XC9500 parts.

### 5. There is no Master-Reset Signal

If an XC7200/XC7300 MR pin is being driven by a global reset in the system, the design must be recompiled to use the GSR pin available on XC9500 parts.

Table 1 summarizes target XC9500 options.

Table 1: XC7200/XC7300 to XC9500 Devices

| Old Device | New Device | Possible Issues |
|------------|------------|-----------------|
| XC7236A    | XC9536     | 1, 3, 5         |
|            | XC9572     |                 |
| XC7272A    | XC9572     | 1, 2, 3, 4, 5   |
|            | XC95108    |                 |
| XC7336     | XC9536     | 1, 3, 5         |
|            | XC9572     |                 |
| XC7354*    | XC9572     | 1, 2, 3, 4, 5   |
| XC7372     | XC9572     | 1, 2, 3, 4, 5   |
|            | XC95108    |                 |
| XC73108    | XC95108    | 1, 2, 3, 4, 5   |
|            | XC95216    |                 |
| XC73144    | XC95216    | 1, 2, 3, 4, 5   |

\*This upgrade will require a package change..

By converting now to the XC9500 family, you can gain the advantages of speed, power, improved fitting, and, of course, in-system programming.



#### Headquarters

Xilinx, Inc. 2100 Logic Drive San Jose, CA 95124 U.S.A.

Tel: 1 (800) 255-7778 or 1 (408) 559-7778 Fax: 1 (800) 559-7114

Net: hotline@xilinx.com Web: http://www.xilinx.com

#### **North America**

Irvine, California (714) 727-0780

# Englewood, Colorado (303)220-7541

Sunnyvale, California (408) 245-9850

Schaumburg, Illinois (847) 605-1972

Nashua, New Hampshire (603) 891-1098 Raleigh, North Carolina

(919) 846-3922 West Chester, Pennsylvania (610) 430-3300

Dallas, Texas (214) 960-1043

# **Europe** Xilinx Sarl Jouy en Josas, France

Tel: (33) 1-34-63-01-01 Net: frhelp@xilinx.com Xilinx GmbH

#### Aschheim, Germany Tel: (49) 89-99-1549-01 Net: dlhelp@xilinx.com

Xilinx, Ltd. Byfleet, United Kingdom Tel: (44) 1-932-349401 Net: ukhelp@xilinx.com

#### Japan

Xilinx, K.K. Tokyo, Japan Tel: (03) 3297-9191

#### **Asia Pacific**

Xilinx Asia Pacific Hong Kong Tel: (852) 2424-5200 Net: hongkong@xilinx.com

© 1996 Xilinx, Inc. All rights reserved. The Xilinx name and the Xilinx logo are registered trademarks, all XC-designated products are trademarks, and the Programmable Logic Company is a service mark of Xilinx, Inc. All other trademarks and registered trademarks are the property of their respective owners.

Xilinx, Inc. does not assume any liability arising out of the application or use of any product described herein; nor does it convey any license under its patent, copyright or maskwork rights or any rights of others. Xilinx, Inc. reserves the right to make changes, at any time, in order to improve reliability, function or design and to supply the best product possible. Xilinx, Inc. cannot assume responsibility for the use of any circuitry described other than circuitry entriely embodied in its products. Products are manufactured under one or more of the following U.S. Patents: (4,847,612; 5,012,135; 4,967,107; 5,023,606; 4,940,909; 5,028,821; 4,870,302; 4,706,216; 4,758,985; 4,642,487; 4,695,740; 4,713,557; 4,750,155; 4,821,233; 4,746,822; 4,820,937; 4,783,607; 4,855,669; 5,047,710; 5,068,603; 4,855,619; 4,835,418; and 4,902,910. Xilinx, Inc. cannot assume responsibility for any circuits shown nor represent that they are free from patent infringement or of any other third party right. Xilinx, Inc. assumes no obligation to correct any errors contained herein or to advise any user of this text of any correction if such be made.