# **SY XILINX®**

## **XCR5128: 128 Macrocell CPLD with Enhanced Clocking**

DS041 (v1.1) February 10, 2000 **1200 1200 130** Product Specification

## **Features**

- Industry's first TotalCMOS™ PLD both CMOS design and process technologies
- Fast Zero Power (FZP™) design technique provides ultra-low power and very high speed
- IEEE 1149.1-compliant, JTAG Testing Capability
	- Four pin JTAG interface (TCK, TMS, TDI, TDO)
		- IEEE 1149.1 TAP Controller
		- JTAG commands include: Bypass, Sample/Preload, Extest, Usercode, Idcode, HighZ
- 5V, In-System Programmable (ISP) using the JTAG interface
	- On-chip supervoltage generation
	- ISP commands include: Enable, Erase, Program, Verify
	- Supported by multiple ISP programming platforms
- High speed pin-to-pin delays of 7.5 ns
- Ultra-low static power of less than 100 µA
- 100% routable with 100% utilization while all pins and all macrocells are fixed
- Deterministic timing model that is extremely simple to use
- Four clocks with programmable polarity at every macrocell
- Support for asynchronous clocking
- Innovative XPLA™ architecture combines high speed with extreme flexibility
- 1000 erase/program cycles guaranteed
- 20 years data retention guaranteed
- Logic expandable to 37 product terms
- PCI compliant
- Advanced  $0.5\mu$  E<sup>2</sup>CMOS process
- Security bit prevents unauthorized access
- Design entry and verification using industry standard and Xilinx CAE tools
- Reprogrammable using industry standard device programmers
- Innovative Control Term structure provides either sum terms or product terms in each logic block for:
	- Programmable 3-state buffer
	- Asynchronous macrocell register preset/reset
- Programmable global 3-state pin facilitates "bed of nails" testing without using logic resources
- Available in PLCC, VQFP, and PQFP packages
- Available in both Commercial and Industrial grades

# **Description**

The XCR5128 CPLD (Complex Programmable Logic Device) is the third in a family of CoolRunner™ CPLDs from Xilinx. These devices combine high speed and zero power in a 128 macrocell CPLD. With the FZP design technique, the XCR5128 offers true pin-to-pin speeds of 7.5 ns, while simultaneously delivering power that is less than 100 µA at standby without the need for 'turbo bits' or other power down schemes. By replacing conventional sense amplifier methods for implementing product terms (a technique that has been used in PLDs since the bipolar era) with a cascaded chain of pure CMOS gates, the dynamic power is also substantially lower than any competing CPLD. These devices are the first TotalCMOS PLDs, as they use both a CMOS process technology **and** the patented full CMOS FZP design technique. For 3V applications, Xilinx also offers the high speed XCR3128 CPLD that offers these features in a full 3V implementation.

The Xilinx FZP CPLDs utilize the patented XPLA (eXtended Programmable Logic Array) architecture. The XPLA architecture combines the best features of both PLA and PAL type structures to deliver high speed and flexible logic allocation that results in superior ability to make design changes with fixed pinouts. The XPLA structure in each logic block provides a fast 7.5 ns PAL path with five dedicated product terms per output. This PAL path is joined by an additional PLA structure that deploys a pool of 32 product terms to a fully programmable OR array that can allocate the PLA product terms to any output in the logic block. This combination allows logic to be allocated efficiently throughout the logic block and supports as many as 37 product terms on an output. The speed with which logic is allocated from the PLA array to an output is only 2 ns, regardless of the number of PLA product terms used, which results in worst case  $t_{\text{PD}}$ 's of only 9.5 ns from any pin to any other pin. In addition, logic that is common to multiple outputs can be placed on a single PLA product term and shared across multiple outputs via the OR array, effectively increasing design density.

The XCR128 CPLDs are supported by industry standard CAE tools (Cadence/OrCAD, Exemplar Logic, Mentor, Synopsys, Synario, Viewlogic, and Synplicity), using text (ABEL, VHDL, Verilog) and/or schematic entry. Design verification uses industry standard simulators for functional and timing simulation. Development is supported on personal computer, Sparc, and HP platforms. Device fitting uses a Xilinx developed tool, XPLA Professional (available on the Xilinx web site).

The XCR5128 CPLD is electrically reprogrammable using industry standard device programmers from vendors such as Data I/O, BP Microsystems, SMS, and others. The XCR5128 also includes an industry-standard, IEEE 1149.1, JTAG interface through which in-system programming (ISP) and reprogramming of the device is supported.

# **XPLA Architecture**

[Figure 1](#page-1-0) shows a high level block diagram of a 128 macrocell device implementing the XPLA architecture. The XPLA

architecture consists of logic blocks that are interconnected by a Zero-power Interconnect Array (ZIA). The ZIA is a virtual crosspoint switch. Each logic block is essentially a 36V16 device with 36 inputs from the ZIA and 16 macrocells. Each logic block also provides 32 ZIA feedback paths from the macrocells and I/O pins.

From this point of view, this architecture looks like many other CPLD architectures. What makes the CoolRunner family unique is what is inside each logic block and the design technique used to implement these logic blocks. The contents of the logic block will be described next.



*SP00464*

<span id="page-1-0"></span>**Figure 1: Xilinx XPLA CPLD Architecture**

#### **Logic Block Architecture**

[Figure 2](#page-3-0) illustrates the logic block architecture. Each logic block contains control terms, a PAL array, a PLA array, and 16 macrocells. the six control terms can individually be configured as either SUM or PRODUCT terms, and are used to control the preset/reset and output enables of the 16 macrocells' flip-flops. The PAL array consists of a programmable AND array with a fixed OR array, while the PLA array consists of a programmable AND array with a programmable OR array. The PAL array provides a high speed path through the array, while the PLA array provides increased product term density.

Each macrocell has five dedicated product terms from the PAL array. The pin-to-pin t<sub>PD</sub> of the XCR5128 device through the PAL array is 7.5 ns. If a macrocell needs more than five product terms, it simply gets the additional product terms from the PLA array. The PLA array consists of 32 product terms, which are available for use by all 16 macrocells. The additional propagation delay incurred by a macrocell using one or all 32 PLA product terms is just 2 ns. So the total pin-to-pin t<sub>PD</sub> for the XCR5128 using six to 37 product terms is  $9.5$  ns (7.5 ns for the PAL  $+$  2 ns for the PLA)

.



<span id="page-3-0"></span>**Figure 2: Xilinx XPLA Logic Block Architecture**

#### **Macrocell Architecture**

[Figure 3](#page-4-0) shows the architecture of the macrocell used in the CoolRunner family. The macrocell consists of a flip-flop that can be configured as either a D- or T- type. A D-type flip-flop is generally more useful for implementing state machines and data buffering. A T-type flip-flop is generally more useful in implementing counters. All CoolRunner family members provide both synchronous and asynchronous clocking and provide the ability to clock off either the falling or rising edges of these clocks. These devices are designed such that the skew between the rising and falling edges of a clock are minimized for clocking integrity. There are four clocks available on the XCR5128 device. Clock 0 (CLK0) is designated as the "synchronous" clock and must be driven by an external source. Clock 1 (CLK1), Clock 2 (CLK2), and Clock 3 (CLK3) can either be used as a synchronous clock (driven by an external source) or as an asynchronous clock (driven by a macrocell equation). The timing for asynchronous clocks is different in that the  $t_{CO}$ time is extended by the amount of time that it takes for the signal to propagate through the array and reach the clock network, and the  $t_{\text{SU}}$  time is reduced.

Two of the control terms (CT0 and CT1) are used to control the Preset/Reset of the macrocell's flip-flop. The Preset/Reset feature for each macrocell can also be disabled. Note that the Power-on Reset leaves all macrocells in the "zero" state when power is properly applied. The other four

control terms (CT2-CT5) can be used to control the Output Enable of the macrocell's output buffers. The reason there are as many control terms dedicated for the Output Enable of the macrocell is to insure that all CoolRunner devices are PCI compliant. The macrocell's output buffers can also be always enabled or disabled. All CoolRunner devices also provide a Global 3-State (GTS) pin, which, when enabled and pulled Low, will 3-state all the outputs of the device. This pin is provided to support "In-Circuit Testing" or "Bed-of-Nails Testing".

There are two feedback paths to the ZIA: one from the macrocell, and one from the I/O pin. The ZIA feedback path before the output buffer is the macrocell feedback path, while the ZIA feedback path after the output buffer is the I/O pin ZIA path. When the macrocell is used as an output, the output buffer is enabled, and the macrocell feedback path can be used to feedback the logic implemented in the macrocell. When the I/O pin is used as an input, the output buffer will be 3-stated and the input signal will be fed into the ZIA via the I/O feedback path, and the logic implemented in the buried macrocell can be fed back to the ZIA via the macrocell feedback path. It should be noted that unused inputs or I/Os should be properly terminated (see the section on Terminations in this data sheet and the application note: *Terminating Unused I/O Pins in xilinx XPLA1 and XPLA2 CPLDs*).



<span id="page-4-0"></span>**Figure 3: XCR5128 Macrocell Architecture**

## **Simple Timing Model**

[Figure 4](#page-5-0) shows the CoolRunner Timing Model. The Cool-Runner timing model looks very much like a 22V10 timing model in that there are three main timing parameters, including t<sub>PD</sub>, t<sub>SU</sub>, and t<sub>CO</sub>. In other competing architectures, the user may be able to fit the design into the CPLD, but is not sure whether system timing requirements can be met until after the design has been fit into the device. This is because the timing models of competing architectures are very complex and include such things as timing dependencies on the number of parallel expanders borrowed, sharable expanders, varying number of X and Y routing channels used, etc. In the XPLA architecture, the user knows up front whether the design will meet system timing requirements. This is due to the simplicity of the timing model.

#### **TotalCMOS Design Technique for Fast Zero Power**

Xilinx is the first to offer a TotalCMOS CPLD, both in process technology and design technique. Xilinx employs a cascade of CMOS gates to implement its Sum of Products instead of the traditional sense amp approach. This CMOS gate implementation allows Xilinx to offer CPLDs which are both high performance and low power, breaking the paradigm that to have low power, you must have low perfor-mance. Refer to [Figure 5](#page-6-0) and [Table 1](#page-6-1) showing the  $I_{CC}$  vs. Frequency of Xilinx' XCR5128 TotalCMOS CPLD (data taken w/eight up/down, loadable 16 bit counters at 5V, 25°C.



<span id="page-5-0"></span>



<span id="page-6-0"></span>Figure 5:  $I_{CC}$  vs. Frequency at  $V_{CC}$  = 5V, 25<sup>°</sup>C

<span id="page-6-1"></span>**Table 1: I<sub>CC</sub> vs. Frequency** ( $V_{CC}$  = 5V, 25°C)



## **JTAG Testing Capability**

JTAG is the commonly-used acronym for the Boundary Scan Test (BST) feature defined for integrated circuits by IEEE Standard 1149.1. This standard defines input/output pins, logic control functions, and commands which facilitate both board and device level testing without the use of specialized test equipment. BST provides the ability to test the external connections of a device, test the internal logic of the device, and capture data from the device during normal operation. BST provides a number of benefits in each of the following areas:

- Testability
	- Allows testing of an unlimited number of interconnects on the printed circuit board
	- Testability is designed in at the component level
	- Enables desired signal levels to be set at specific pins (Preload)
	- Data from pin or core logic signals can be examined during normal operation
- Reliability
	- Eliminates physical contacts common to existing test fixtures (e.g., "bed-of-nails")
	- Degradation of test equipment is no longer a concern
	- Facilitates the handling of smaller, surface-mount components
	- Allows for testing when components exist on both sides of the printed circuit board
- Cost
	- Reduces/eliminates the need for expensive test equipment
	- Reduces test preparation time
	- Reduces spare board inventories

The Xilinx XCR5128's JTAG interface includes a TAP Port and a TAP Controller, both of which are defined by the IEEE 1149.1 JTAG Specification. As implemented in the Xilinx XCR5128, the TAP Port includes four of the five pins (refer to [Table 2\)](#page-7-0) described in the JTAG specification: TCK, TMS, TDI, and TDO. The fifth signal defined by the JTAG specification is TRST\* (Test Reset). TRST\* is considered an optional signal, since it is not actually required to perform BST or ISP. The Xilinx XCR5128 saves an I/O pin for general purpose use by not implementing the optional TRST\* signal in the JTAG interface. Instead, the Xilinx XCR5128 supports the test reset functionality through the use of its power up reset circuit, which is included in all Xilinx CPLDs. The pins associated with the power up reset circuit should connect to an external pull-up resistor to keep the JTAG signals from floating when they are not being used.

In the Xilinx XCR5128, the four mandatory JTAG pins each require a unique, dedicated pin on the device. However, if JTAG and ISP are not desired in the end-application, these pins may instead be used as additional general I/O pins. The decision as to whether these pins are used for JTAG/ISP or as general I/O is made when the JEDEC file is generated. If the use of JTAG/ISP is selected, the dedicated pins are not available for general purpose use. However, unlike competing CPLD's, the Xilinx XCR5128 does allow the macrocell logic associated with these dedicated pins to be used as buried logic even when JTAG/ISP is selected. [Table 3](#page-7-1) defines the dedicated pins used by the four mandatory JTAG signals for each of the XCR5128 package types.

JTAG specifications define two sets of commands to support boundary-scan testing: high-level commands and low-level commands. High-level commands are executed via board test software on an a user test station such as

automated test equipment, a PC, or an engineering workstation (EWS). Each high-level command comprises a sequence of low level commands. These low-level commands are executed within the component under test, and therefore must be implemented as part of the TAP Controller design. The set of low-level boundary-scan commands implemented in the Xilinx XCR5128 is defined in [Table 4](#page-7-2). By supporting this set of low-level commands, the XCR5128 allows execution of all high-level boundary-scan commands.

#### <span id="page-7-0"></span>**Table 2: JTAG Pin Description**



#### <span id="page-7-1"></span>**Table 3: XCR5128 JTAG Pinout by Package Type**



#### <span id="page-7-2"></span>**Table 4: XCR5128 Low-Level JTAG Boundary-Scan Commands**





#### **Table 4: XCR5128 Low-Level JTAG Boundary-Scan Commands**



## **5V, In-System Programming (ISP)**

ISP is the ability to reconfigure the logic and functionality of a device, printed circuit board, or complete electronic system before, during, and after its manufacture and shipment to the end customer. ISP provides substantial benefits in each of the following areas:

- Design
	- Faster time-to-market
	- Debug partitioning and simplified prototyping
	- Printed circuit board reconfiguration during debug
	- Better device and board level testing
- Manufacturing
	- Multi-Functional hardware
	- Reconfigurability for Test
	- Eliminates handling of "fine lead-pitch" components for programming
	- Reduced Inventory and manufacturing costs
	- Improved quality and reliability
- Field Support
	- Easy remote upgrades and repair
	- Support for field configuration, re-configuration, and customization

The Xilinx XCR5128 allows for 5V, in-system programming/reprogramming of its EEPROM cells via its JTAG interface. An on-chip charge pump eliminates the need for externally-provided supervoltages, so that the XCR5128 may be easily programmed on the circuit board using only the 5V supply required by the device for normal operation. A set of low-level ISP basic commands implemented in the XCR5128 enable this feature. The ISP commands implemented in the Xilinx XCR5128 are specified in Table 6. Please note that an ENABLE command must precede all ISP commands **unless** an ENABLE command has already been given for a preceding ISP command **and** the device has not gone through a Test-Logic/Rest TAP Controller State.

#### **Terminations**

The CoolRunner XCR5128 CPLDs are TotalCMOS devices. As with other CMOS devices, it is important to consider how to properly terminate unused inputs and I/O pins when fabricating a PC board. Allowing unused inputs and I/O pins to float can cause the voltage to be in the linear region of the CMOS input structures, which can increase the power consumption of the device. The XCR5128 CPLDs have programmable on-chip pull-down resistors on each I/O pin. These pull-downs are automatically activated by the fitter software for all unused I/O pins. Note that an I/O macrocell used as buried logic that does not have the I/O pin used for input is considered to be unused, and the pull-down resistors will be turned on. We recommend that any unused I/O pins on the XCR5128 device be left unconnected.

There are no on-chip pull-down structures associated with the dedicated input pins. Xilinx recommends that any unused dedicated inputs be terminated with external 10k $\Omega$ pull-up resistors. These pins can be directly connected to  $V_{CC}$  or GND, but using the external pull-up resistors maintains maximum design flexibility should one of the unused dedicated inputs be needed due to future design changes.

When using the JTAG/ISP functions, it is also recommended that 10k $\Omega$  pull-up resistors be used on each of the pins associated with the four mandatory JTAG signals. Letting these signals float can cause the voltage on TMS to come close to ground, which could cause the device to enter JTAG/ISP mode at unspecified times. See the application notes *JTAG and ISP Overview for Xilinx XPLA1 and XPLA2 CPLDs* and *Terminating Unused I/O Pins in Xilinx XPLA1 and XPLA2 CoolRunner CPLDs* for more information.

## **JTAG and ISP Interfacing**

A number of industry-established methods exist for JTAG/ISP interfacing with CPLD's and other integrated circuits. The Xilinx XCR5128 supports the following methods:

- PC parallel port
- Workstation or PC serial port
- Embedded processor
- Automated test equipment
- **Instruction (Register Used) Instruction Code Description Enable** (ISP Shift Register) 1001 Enables the Erase, Program, and Verify commands. Using the ENABLE instruction before the Erase, Program, and Verify instructions allows the user to specify the outputs the device using the JTAG Boundary-Scan SAMPLE/PRELOAD command. Erase (ISP Shift Register) 1010 Erases the entire EEPROM array. The outputs during this operation can be defined by user by using the JTAG SAMPLE/PRELOAD command. Program (ISP Shift Register) 1011 Programs the data in the ISP Shift Register into the addressed EEPROM row. The outputs during this operation can be defined by user by using the JTAG SAMPLE/PRELOAD command. Verify (ISP Shift Register) 1100 Transfers the data from the addressed row to the ISP Shift Register. The data can then be shifted out and compared with the JEDEC file. The outputs during this operation can be defined by user by using the JTAG SAMPLE/PRELOAD command.

#### **Table 5: Low Level ISP Commands**

- Third party programmers
- High-End JTAG and ISP tools

A Boundary-Scan Description Language (BSDL) description of the XCR5128 is also available from Xilinx for use in test program development. For more details on JTAG and ISP for the XCR5128, refer to the related application note: *JTAG and ISP in Xilinx CPLDs*.

## **Programming Specifications**



# **Absolute Maximum Ratings1**



Notes:

1. Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other condition above those indicated in the operational and programming specification is not implied.

2. The chip supply voltage must rise monotonically.

# **Operating Range**



## **DC Electrical Characteristics For Commercial Grade Devices**

Commercial:  $0^{\circ}C \leq T_{AMB} \leq +70^{\circ}C$ ;  $4.75V \leq V_{CC} \leq 5.25V$ 



Notes:

1. See [Table 1 on page 7](#page-6-1) for typical values.

2. his parameter measured with a 16-bit, loadable up/down counter loaded into every logic block, with all outputs disabled and unloaded. Inputs are tied to  $V_{CC}$  or ground. This parameter guaranteed by design and characterization, not testing.

3. Typical values, not tested.

# **AC Electrical Characteristics1 For Commercial Grade Devices**

Commercial:  $0^{\circ}C \leq T_{AMB} \leq +70^{\circ}C$ ;  $4.75V \leq V_{CC} \leq 5.25V$ 



Notes:

1. Specifications measured with one output switching. See [Figure 6](#page-15-0) and [Table 6](#page-15-1) for derating.

2. This parameter guaranteed by design and characterization, not by test.

3. Output  $c_1 = 5$  pf.

# **DC Electrical Characteristics For Industrial Grade Devices**

Industrial: -40°C  $\leq$  T<sub>AMB</sub>  $\leq$  +85°C; 4.5V  $\leq$  V<sub>CC</sub>  $\leq$  5.5V



Notes:

1. See [Table 1 on page 7](#page-6-1) for typical values.

2. This parameter measured with a 16-bit, loadable up/down counter loaded into every logic block, with all outputs disabled and unloaded. Inputs are tied to  $V_{CC}$  or ground. This parameter guaranteed by design and characterization, not testing.

3. Typical values, not tested.

## **AC Electrical Characteristics For Industrial Grade Devices**

Industrial: -40°C  $\leq$  T<sub>AMB</sub>  $\leq$  +85°C; 4.5V  $\leq$  V<sub>CC</sub>  $\leq$  5.5V



Notes:

1. Specifications measured with one output switching. See [Figure 6](#page-15-0) and [Table 6](#page-15-1) for derating.

2. This parameter guaranteed by design and characterization, not by test.

3. Output  $C_L = 5$  pF.

# **Switching Characteristics**







**Note:** For tPHz and tPLZ C = 5 pF.

SP00458A



<span id="page-15-0"></span>

# **Voltage Waveform**



All circuit delays are measured at the +1.5V level of inputs and outputs, unless otherwise specified.

**Input Pulses**

#### <span id="page-15-1"></span>Table 6: t<sub>PD\_PAL</sub> vs. Number of Outputs Switching  $(VCC = 5V)$



# **Pin Function and Layout**

## **Pin Function for XCR5128 - 100-pin and 160-pin PQFP Packages**



#### **Table 7: XCR5128 - 8-pin PLCC, 100-pin TQFP, and 128-pin PQFP Pin Function Table**



## **84-pin PLCC**



**128-pin TQFP**



*SP00469B*

## **100-pin PQFP**



*SP00468A*

#### **160-Pin PQFP**



*SP00470B*

#### **100-pin VQFP**



*SP00485A*



# **Ordering Information**



#### **Speed Options**

- -15: 15 ns pin-to-pin delay
- -12: 12 ns pin-to-pin delay
- -10: 10 ns pin-to-pin delay
- -7: 7.5 ns pin-to-pin delay

#### **Temperature Range**

C = Commercial,  $T_A = 0$ °C to +70°C I = Industrial,  $T_A = -40^{\circ}$ C to +85°C

**Packaging Options** PC84: 84-pin PLCC PQ100: 100-pin PQFP VQ100: 100-pin VQFP TQ128: 128-pin TQFP PQ160: 160-pin PQFP

## **Component Availability**



## **Revision History**

