# CoolRunner<sup>®</sup> XPLA3<sup>™</sup> Development Kit

UG004 (v1.1) July 28, 2000





The Xilinx logo shown above is a registered trademark of Xilinx, Inc.

ASYL, FPGA Architect, FPGA Foundry, NeoCAD, NeoCAD EPIC, NeoCAD PRISM, NeoROUTE, Timing Wizard, TRACE, XACT, XILINX, XC2064, XC3090, XC4005, XC5210, and XC-DS501 are registered trademarks of Xilinx, Inc.



The shadow X shown above is a trademark of Xilinx, Inc.

All XC-prefix product designations, A.K.A Speed, Alliance Series, AllianceCORE, BITA, CLC, Configurable Logic Cell, CoolRunner, CORE Generator, CoreLINX, Dual Block, EZTag, FastCLK, FastCONNECT, FastFLASH, FastMap, Fast Zero Power, Foundation, HardWire, IRL, LCA, Logi-BLOX, Logic Cell, LogiCORE, LogicProfessor, MicroVia, MultiLINX, PLUSASM, PowerGuide, PowerMaze, QPro, RealPCI, RealPCI 64/66, SelectI/O, SelectRAM, SelectRAM+, Silicon Xpresso, Smartguide, Smart-IP, SmartSearch, Smartspec, SMARTSwitch, Spartan, TrueMap, UIM, VectorMaze, VersaBlock, VersaRing, Virtex, WebFitter, WebLINX, WebPACK, XABEL, XACTstep, XACTstep Advanced, XACTstep Foundry, XACT-Floorplanner, XACT-Performance, XAM, XAPP, X-BLOX, X-BLOX plus, XChecker, XDM, XDS, XEPLD, Xilinx Foundation Series, XPP, XSI, and ZERO+ are trademarks of Xilinx, Inc. The Programmable Logic Company and The Programmable Gate Array Company are service marks of Xilinx, Inc.

All other trademarks are the property of their respective owners.

Xilinx, Inc. does not assume any liability arising out of the application or use of any product described or shown herein; nor does it convey any license under its patents, copyrights, or maskwork rights or any rights of others. Xilinx, Inc. reserves the right to make changes, at any time, in order to improve reliability, function or design and to supply the best product possible. Xilinx, Inc. will not assume responsibility for the use of any circuitry described herein other than circuitry entirely embodied in its products. Xilinx, Inc. devices and products are protected under one or more of the following U.S. Patents: 4,642,487; 4,695,740; 4,706,216; 4,713,557; 4,746,822; 4,750,155; 4,758,985; 4,820,937; 4,821,233; 4,835,418;

4,855,619; 4,855,669; 4,902,910; 4,940,909; 4,967,107; 5,012,135; 5,023,606; 5,028,821; 5,047,710; 5,068,603; 5,140,193; 5,148,390; 5,155,432; 5,166,858; 5,224,056; 5,243,238; 5,245,277; 5,267,187; 5,291,079; 5,295,090; 5,302,866; 5,319,252; 5,319,254; 5,321,704; 5,329,174; 5,329,181; 5,331,220; 5,331,226; 5,332,929; 5,337,255; 5,343,406; 5,349,248; 5,349,249; 5,349,250; 5,349,691; 5,357,153; 5,360,747; 5,361,229; 5,362,999; 5,365,125; 5,367,207; 5,386,154; 5,394,104; 5,399,924; 5,399,925; 5,410,189; 5,410,194; 5,414,377; 5,422,833; 5,426,378; 5,426,379; 5,430,687; 5,432,719; 5,448,181; 5,448,493; 5,450,021; 5,450,022; 5,453,706; 5,455,525; 5,466,117; 5,469,003; 5,475,253; 5,477,414; 5,481,206; 5,483,478; 5,486,707; 5,486,776; 5,488,316; 5,489,858; 5,489,866; 5,491,353; 5,495,196; 5,498,979; 5,498,989; 5,499,192; 5,500,608; 5,500,609; 5,502,000; 5,502,440; 5,504,439; 5,506,518; 5,506,523; 5,506,878; 5,513,124; 5,517,135; 5,521,835; 5,521,837; 5,523,963; 5,523,971; 5,524,097; 5,526,322; 5,528,169; 5,528,176; 5,530,378; 5,530,384; 5,546,018; 5,550,839; 5,550,843; 5,552,722; 5,553,001; 5,559,751; 5,561,367; 5,561,629; 5,561,631; 5,563,527; 5,563,528; 5,563,529; 5,563,827; 5,565,792; 5,566,123; 5,570,051; 5,574,634; 5,574,655; 5,578,946; 5,581,198; 5,581,199; 5,581,738; 5,583,450; 5,583,452; 5,592,105; 5,594,367; 5,598,424; 5,600,263; 5,600,264; 5,600,271; 5,600,597; 5,608,342; 5,610,536; 5,610,790; 5,610,829; 5,612,633; 5,617,021; 5,617,041; 5,617,327; 5,617,573; 5,623,387; 5,627,480; 5,629,637; 5,629,886; 5,631,577; 5,631,583; 5,635,851; 5,636,368; 5,640,106; 5,642,058; 5,646,545; 5,646,547; 5,646,564; 5,646,903; 5,648,732; 5,648,913; 5,650,672; 5,650,946; 5,652,904; 5,654,631; 5,656,950; 5,657,290; 5,659,484; 5,661,660; 5,661,685; 5,670,896; 5,670,897; 5,672,966; 5,673,198; 5,675,262; 5,675,270; 5,675,589; 5,677,638; 5,682,107; 5,689,133; 5,689,516; 5,691,907; 5,691,912; 5,694,047; 5,694,056; 5,724,276; 5,694,399; 5,696,454; 5,701,091; 5,701,441; 5,703,759; 5,705,932; 5,705,938; 5,708,597; 5,712,579; 5,715,197; 5,717,340; 5,719,506; 5,719,507; 5,724,276; 5,726,484; 5,726,584; 5,734,866; 5,734,868; 5,737,234; 5,737,235; 5,737,631; 5,742,178; 5,742,531; 5,744,974; 5,744,979; 5,744,995; 5,744,995; 5,748,942; 5,748,979; 5,752,006; 5,752,035; 5,754,459; 5,758,192; 5,760,603; 5,760,604; 5,760,607; 5,761,483; 5,764,076; 5,764,534; 5,764,564; 5,768,179; 5,770,951; 5,773,993; 5,778,439; 5,781,756; 5,784,313; 5,784,577; 5,786,240; 5,787,007; 5,789,938; 5,790,479; 5,790,882; 5,795,068; 5,796,269; 5,798,656; 5,801,546; 5,801,547; 5,801,548; 5,811,985; 5,815,004; 5,815,016; 5,815,404; 5,815,405; 5,818,255; 5,818,730; 5,821,772; 5,821,774; 5,825,202; 5,825,662; 5,825,787; 5,828,230; 5,828,231; 5,828,236; 5,828,608; 5,831,448; 5,831,460; 5,831,845; 5.831.907; 5.835.402; 5.838.167; 5.838.901; 5.838.954; 5.841.296; 5.841.867; 5.844.422; 5.844.424; 5.844.829; 5.844.844; 5.847.577; 5,847,579; 5,847,580; 5,847,993; 5,852,323; 5,861,761; 5,862,082; 5,867,396; 5,870,309; 5,870,327; 5,870,586; 5,874,834; 5,875,111; 5,877,632; 5,877,979; 5,880,492; 5,880,598; 5,880,620; 5,883,525; 5,886,538; 5,889,411; 5,889,413; 5,889,701; 5,892,681; 5,892,961; 5,894,420; 5,896,047; 5,896,329; 5,898,319; 5,898,320; 5,898,602; 5,898,618; 5,898,893; 5,907,245; 5,907,248; 5,909,125; 5,909,453; 5,910,732; 5,912,937; 5,914,514; 5,914,616; 5,920,201; 5,920,202; 5,920,223; 5,923,185; 5,923,602; 5,923,614; 5,928,338; 5,931,962; 5,933,023; 5,933,025; 5,933,369; 5,936,415; 5,936,424; 5,939,930; 5,942,913; 5,944,813; 5,945,837; 5,946,478; 5,949,690; 5,949,712; 5,949,983; 5,949,987; 5,952,839; 5,952,846; 5,955,888; 5,956,748; 5,958,026; 5,959,821; 5,959,881; 5,959,885; 5,961,576; 5,962,881; 5,963,048; 5,963,050; 5,969,539; 5,969,543; 5,970,142; 5,970,372; 5,971,595; 5,973,506; 5,978,260; 5,986,958; 5,990,704; 5,991,523; 5,991,788; 5,991,880; 5,991,908; 5,995,419; 5,995,744; 5,995,988; 5,999,014; 5,999,025; 6,002,282; and 6,002,991; Re. 34,363, Re. 34,444, and Re. 34,808. Other U.S. and foreign patents pending. Xilinx, Inc. does not represent that devices shown or products described herein are free from patent infringement or from any other third party right. Xilinx, Inc. assumes no obligation to correct any errors contained herein or to advise any user of this text of any correction if such be made. Xilinx, Inc. will not assume any liability for the accuracy or correctness of any engineering or software support or assistance provided to a user.

Xilinx products are not intended for use in life support appliances, devices, or systems. Use of a Xilinx product in such applications without the written consent of the appropriate Xilinx officer is prohibited.

Copyright 1991-2000 Xilinx, Inc. All Rights Reserved.

## CoolRunner<sup>®</sup> XPLA3<sup>™</sup> Development Kit

UG004 (v1.1) July 28, 2000

The following table shows the revision history for this document.

| Date     | Version | Revision                               |
|----------|---------|----------------------------------------|
| 03/10/00 | 1.0     | Initial Xilinx release.                |
| 07/28/00 | 1.1     | Updated to new format and text changes |
|          |         |                                        |
|          |         |                                        |

## CoolRunner<sup>®</sup> XPLA3<sup>™</sup> Development Kit 3

| Introduction             | 1 |
|--------------------------|---|
| Getting Started          | 2 |
| Features                 | 3 |
| Power Connections        | 3 |
| Clocking                 | 4 |
| JTAG Port                | 5 |
| LCD                      | 6 |
| User Prototyping Area    | 7 |
| User Access Headers      | 8 |
| Grapefruit Demonstration | 8 |
| Tutorial                 | 8 |
| Conclusion               | 9 |

# **CoolRunner<sup>®</sup> XPLA3<sup>TM</sup> Development Kit**

## Introduction

The CoolRunner XPLA3 Development Kit allows the designer to experiment with the Xilinx CoolRunner XPLA3 architecture using In-System Programming (ISP) to configure the device. Using the Xilinx Parallel Download Cable III and the PC-ISP3 Programmer software available from Xilinx WebPACK at

http://www.xilinx.com/sxpresso/webpack.htm, the CoolRunner XPLA3 device can be programmed on the board directly from any PC. Any JEDEC file that targets the XCR3256XL can be downloaded to the board in this manner. The Xilinx Watch Tutorial can also be implemented on this XPLA3 Demo Board as described in the Tutorial section of this document.

This development kit consists of a Xilinx XPLA3 CoolRunner 256 macrocell device in a TQ144 package which can be programmed using the included Xilinx Parallel Download Cable III. Several power sources can be used with this board which include a +3.3V regulated input and two +10.0V maximum unregulated inputs. For low power demonstrations, this board can also be powered using grapefruits as shown in Figure 1. This is discussed later in this document in the Grapefruit Demonstration section. Two clock sources are available to the CoolRunner which can be either the 32.768 kHz low power on board clock or an external clock source (with an internal impedance of 50 ohms). A



prototyping area is also available so the designer can experiment with the CoolRunner XPLA3 architecture while interfacing to external components.

Figure 1: CoolRunner XPLA3 Development Kit with Grapefruit Power Supply

## **Getting Started**

**Important:** Prior to powering the board the first time, please read the section entitled Power Connections.

A new CoolRunner XPLA3 Development Kit ships preprogrammed with a demonstration that uses the LCD. The demonstration simply scrolls the word "CoolrunnEr" from right to left in the LCD. In order to view the CoolRunner demonstration, apply power to the board. The demonstration will immediately begin to run.

To begin using the CoolRunner XPLA3 Development Kit follow the steps below.

- 1. Connect the power source to the board as specified in the section entitled Power Connections. The "CoolrunnEr" pattern should begin scrolling from right to left in the LCD.
- 2. Connect the Xilinx Parallel Download Cable III to the JTAG port JP6 located on the right hand side of the board. The "flying wires" from this cable should be connected to the board in a manner that the labels on the cables match the silk screen on the XPLA3 Demo Board for TCO, TCK, TMS, TDI, VDD and GND.
- 3. Using the Xilinx PC-ISP3 Programmer software, available for download from WebPACK at <u>http://www.xilinx.com/sxpresso/webpack.htm</u>, the board can be programmed with any custom JEDEC file.

#### **Features**

#### **Power Connections**

The CoolRunner XPLA3 Development Kit is designed to provide the user with maximum flexibility when connecting the power supply. A +3.3V voltage regulator is mounted to the board to allow for additional voltage flexibility. Along the right hand side of the board there are four connections. Three of these are power connections for applying power and are labeled "V", "+3.3V", and "J2". An additional connection labeled "GND" is a large pad and is used to connect ground to the board using an alligator clip type of connector. This type of pad will also allow the user to solder a wire to the board for a more permanent connection. The two power connections labeled "V" and "+3.3V" are also large pads and may be connected to the power source in the same manner. Finally, the power connection labeled "J2" is a jack to accept the external AC power adapter shipped with the CoolRunner XPLA3 Development Kit.

Located directly to the left of these power connections is JP7 which is used to manage these power connections. Figure 2 displays the arrangement of the jumpers and Table 1 describes the positioning of these jumpers to properly operate the board.

Jumper 7-8 on JP7 is used to conveniently connect or disconnect all power sources to the board. When the jumper is removed, power is disconnected from most components on the board. Power will still be present on JP7, the Voltage Regulator (U3), C1, and C2 which can be seen in the schematic as shown in Figure 6 at the end of this document. In addition, this jumper can be used for the grapefruit demo as discussed in the Grapefruit Demonstration section later in this document.

Before using the AC power adapter, configure JP7 as shown in the diagram labeled "AC Adapter" of Figure 2. If using a battery pack or grapefruit as a power source, configure JP7 as shown in the diagram labeled "+3.3V Pad Input" of Figure 2 prior to connecting the power source. If using any other external power source that needs to be regulated, configure JP7 as shown in the diagram labeled "+V Pad Input" of Figure 2 which will use the on board voltage regulator.



UG004\_02\_030100

Figure 2: JP7 Arrangement

| Pins<br>(Closed) | Function                                                                 | Description                                                                                                                                                                                                                                                                                                                                                      |
|------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-4              | Connects<br>"+3.3V" pad to<br>"VCC".                                     | Used when an externally regulated power source set<br>to +3.3V is connected to the "+3.3V" pad. This supply<br>voltage must not to exceed the data sheet value for<br>the XCR3256XL.                                                                                                                                                                             |
| 6-4              | Connects the<br>output of the on<br>board regulator<br>to "VCC".         | When using an unregulated power source connected<br>to the "V" pad or the "J2" connector, use this<br>configuration to apply the output of the on board<br>voltage regulator to "VCC".                                                                                                                                                                           |
| 1-3              | Connects "V"<br>pad to the input<br>of the on board<br>regulator.        | When using an externally unregulated power source<br>connected to the "V" pad, use this configuration to<br>apply the voltage to the input of the on board +3.3V<br>voltage regulator. This externally applied voltage<br>must be set between the limits of +4.8V min. to<br>+10.0V max.                                                                         |
| 5-3              | Connects "J2"<br>connector to the<br>input of the on<br>board regulator. | When using the external AC power adapter<br>connected to the "J2" connector, use this configuration<br>to apply the voltage to the input of the on board +3.3V<br>voltage regulator. This externally applied voltage<br>must be set between the limits of +4.8V min. to<br>+10.0V max. The supplied AC power adapter<br>typically delivers an unregulated +6.0V. |
| 7-8              | Connects "VCC"<br>to the board's<br>power plane.                         | Used to connect/disconnect all power sources to the<br>board after JP7 and the on board regulator. During<br>normal operation, this jumper must be closed. When<br>using grapefruit as a power source, this jumper must<br>be open for approximately 15 seconds with the<br>grapefruit connected. Then close the jumper to<br>initiate power up.                 |

| Table 1: | JP7   | Configuration |
|----------|-------|---------------|
|          | • • • | •••·····      |

## Clocking

Devices on the XPLA3 Demo Board can be clocked from either the on board 32.768 kHz low power clock or an external clock source. Selection between the two clock sources is

accomplished by the position of JP5. Figure 3 shows the positioning of JP5 to select either clock source.



Figure 3: JP5 Arrangement

To use the external clock, a BNC PCB mount connector must be separately purchased and soldered to the space provided at J1 on the XPLA3 Demo Board. Use AMP part number 414460-1 or equivalent. Jumper J5 connects this clock to a 50 ohm trace. This clock network is connected to CLK0 on the XPLA3 CoolRunner CPLD.

Three additional clocks, CLK1, CLK2, and CLK3, are tied to the weak pull down resistors R5, R6, and R7 as shown in Figure 6. These are 51 ohm resistors intended to match a 50 ohm output impedance of the external clock source. These clocks may be accessed via JP1 pin 20, 19, 18, and 17 (CLK0, CLK1, CLK2, and CLK3 respectively) also shown in Figure 6.

#### JTAG Port

The JTAG port JP6 connects the ISP pins of the CoolRunner to the computer via the Xilinx Parallel Download Cable III. Using the Xilinx PC-ISP3 Programmer software, the XPLA3 CoolRunner can be accessed via this port for all ISP and JTAG operations. When using the cable, ensure that the labels on the "flying wires" match the silk screen on the XPLA3 Demo Board to ensure proper operation.

All ISP pins are directly connected to the JTAG port JP6 but are also available on selected headers as shown in Table 2.

| JTAG Pin | Header | Header Pin |
|----------|--------|------------|
| TMS      | JP2    | 20         |
| ТСК      | JP4    | 17         |
| TDI      | JP2    | 4          |
| TDO      | JP4    | 32         |

Table 2: JTAG Signal Access

In the event that the ISP pins were not reserved in the design, the JTAG port will no longer be accessible and will therefore prevent the user from subsequent device programming. To gain access to the ISP pins once again, it will be necessary to temporarily pull the PORT\_EN signal high before programming. This will allow the user to program the device with the JTAG port. This signal is accessible via JP2 PIN 13. Once the CoolRunner has been programmed in this manner, the PORT\_EN pin must be returned to the low state for normal operation.

### LCD

🗲 XILINX®

The on-board LCD has 16 segments arranged as shown in Figure 4. In the default configuration, the segments of the LCD are connected to the I/Os via jumpers LCD1 and LCD2 as described in Table 3. By removing the jumpers, the I/Os will be disconnected from the LCD segments.

The LCD ground pin is connected to an I/O pin. Since the characteristic of LCDs is such that a charge builds up in the segment over time while held at DC levels, this board has been designed with the ability to drive the LCD reference pin with an oscillating signal at approximately a 50% duty cycle. A segment is darkened when driven by an inverted signal with respect to the LCD reference pin; a segment is transparent when driven by a signal in phase with the LCD reference pin signal. This technique is implemented in the "CoolrunnEr" demonstration pattern.



UG004\_04\_030100



Table 3: LCD Jumper Arrangement

| LCD Segment | I/O Number | Pin Number | Jumper | Pins (Closed) |
|-------------|------------|------------|--------|---------------|
| А           | IO58       | 74         | LCD2   | 1-2           |
| В           | IO59       | 75         | LCD2   | 3-4           |
| С           | IO60       | 77         | LCD2   | 5-6           |
| D           | IO61       | 78         | LCD2   | 7-8           |
| E           | IO62       | 79         | LCD2   | 9-10          |
| F           | IO63       | 80         | LCD2   | 11-12         |
| G           | IO64       | 81         | LCD2   | 13-14         |
| Н           | IO65       | 82         | LCD2   | 15-16         |
| Ι           | IO67       | 84         | LCD1   | 1-2           |
| J           | IO68       | 86         | LCD1   | 3-4           |
| K           | IO69       | 87         | LCD1   | 5-6           |
| L           | IO70       | 88         | LCD1   | 7-8           |
| М           | IO71       | 90         | LCD1   | 9-10          |
| N           | IO72       | 91         | LCD1   | 11-12         |

| LCD Segment | I/O Number | Pin Number | Jumper | Pins (Closed) |
|-------------|------------|------------|--------|---------------|
| 0           | IO73       | 92         | LCD1   | 13-14         |
| Р           | IO74       | 93         | LCD1   | 15-16         |
| GND         | IO66       | 83         | LCD2   | 17-18         |

Table 3: LCD Jumper Arrangement (Continued)

#### User Prototyping Area

Immediately below the LCD is a User Prototyping Area which is an array of holes and pads set up on 0.1" centers accepting common DIP packages. Most pads are not connected to anything within the board. The exceptions to this are bottom two rows and the right hand most column of pads. The bottom most row is connected to  $V_{CC}$  and the row directly above that is connected to ground as labeled on the silk screen. Along the right hand side of the User Prototyping Area, the pads are connected to I/Os 87 through 106 which correspond to pins 109 through 138 on the CoolRunner as shown in Figure 6 and described in detail in Table 4. This table also specifies which Function Block and Macrocell number correspond to these I/Os. The User Access Headers, described in the section below, include further access to the I/Os in the prototyping area via JP1 and is also specified in Table 4.

| Table 4: | Prototyping | Area I/O | Cross | Reference |
|----------|-------------|----------|-------|-----------|
|----------|-------------|----------|-------|-----------|

| Prototyping<br>Area I/O | XPLA3 Pin<br>Number | Function Block | Macrocell | JP1 Pin<br>Number |
|-------------------------|---------------------|----------------|-----------|-------------------|
| IO87                    | 109                 | В              | 4         | 1                 |
| IO88                    | 110                 | В              | 11        | 2                 |
| IO89                    | 111                 | В              | 12        | 3                 |
| IO90                    | 112                 | В              | 14        | 4                 |
| IO91                    | 113                 | В              | 15        | 5                 |
| IO92                    | 114                 | D              | 0         | 6                 |
| IO93                    | 116                 | D              | 1         | 8                 |
| IO94                    | 117                 | D              | 2         | 9                 |
| IO95                    | 118                 | D              | 4         | 10                |
| IO96                    | 119                 | D              | 11        | 11                |
| IO97                    | 120                 | D              | 12        | 12                |
| IO98                    | 121                 | D              | 13        | 13                |
| IO99                    | 122                 | D              | 15        | 14                |
| IO100                   | 131                 | K              | 15        | 23                |
| IO101                   | 132                 | K              | 14        | 24                |
| IO102                   | 133                 | K              | 13        | 25                |
| IO103                   | 134                 | K              | 12        | 26                |

| Prototyping<br>Area I/O | XPLA3 Pin<br>Number | Function Block | Macrocell | JP1 Pin<br>Number |
|-------------------------|---------------------|----------------|-----------|-------------------|
| IO104                   | 136                 | K              | 11        | 28                |
| IO105                   | 137                 | К              | 4         | 29                |
| IO106                   | 138                 | K              | 2         | 30                |

#### Table 4: Prototyping Area I/O Cross Reference (Continued)

#### **User Access Headers**

Surrounding the CoolRunner CPLD are User Access Headers which connect to every pin on the CPLD. These headers consist of the pins within JP1, JP2, JP3, and JP4 which are connected to the CoolRunner as shown in Figure 6. Although a select few I/Os are available in the User Prototyping Area as described in Table 4, the User Access Headers allow the designer to connect a prototype circuit to any I/O, clock, JTAG, or power pin on the CoolRunner CPLD.

## **Grapefruit Demonstration**

Demonstrating the low power capabilities of the CoolRunner is impressive when using four grapefruits as a power supply. In addition to the four grapefruits, the demonstration requires wire, alligator clips, and two dissimilar metals for electrodes. It is recommended to use copper and zinc. This is easily implemented with heavy gauge (#10 or #12) copper wire or very small copper pipe along with zinc coated nails.

Prior to starting the grapefruit demonstration, please read the Getting Starting section. Using Figure 1 as a reference, insert one copper wire and one zinc coated nail into each grapefruit. Next, the grapefruits need to be wired in series. This is accomplished by using one wire with an alligator clip at each end and attaching this wire to the copper post of one grapefruit and the zinc post of a second grapefruit. Attach a wire to the copper post of second grapefruit to the zinc post of a fourth grapefruit. Connect the copper post of the third grapefruit with the zinc post of a fourth grapefruit with another wire. What remains is the first grapefruit with an unconnected zinc post and the fourth grapefruit with an unconnected copper post. At this point, all other posts should be connected with one wire. Take another wire and connect it to the remaining zinc post of the first grapefruit and another wire to the remaining copper post of the fourth grapefruit. Do not connect these two together. They will be connected to the XPLA3 Demo Board momentarily. Ensure that like metals are not connected together since this will not permit current to flow.

Ensure that JP7 is arranged like the "+3.3V Pad Input" drawing in Figure 2. Remove the jumper 7-8 of JP7 prior to connecting the grapefruits. Four grapefruits typically generate about 3.5V using copper and zinc electrodes. Connect the positive end (copper) of the grapefruit array to the +3.3V pad and the negative end (zinc) to the GND pad of the XPLA3 Demo Board. Wait about 10-15 seconds and connect jumper 7-8 of JP7 to start the CoolRunner. If the start was successful, "CoolrunnEr" will start to scroll in the LCD. If the start was unsuccessful, disconnect jumper 7-8 of JP7 and wait a longer period of time prior to reconnecting the jumper.

## **Tutorial**

Available from the Xilinx Application Note web site at

<u>http://www.xilinx.com/apps/epld.htm#tutorials</u> is the Watch Tutorial. This design tutorial implements a runner's stop watch viewed on the LCD and controlled by two inputs. The documentation included with the tutorial describes the implementation of the design into the XPLA3 Demo Board.

Two controls required by the tutorial are the STRTSTOP and the RESET signals. To access the STRTSTOP control, the user can position the jumper on JP8 to either the  $V_{CC}$  or GND position depending on the logic level required for the design.

RESET is accessible on JP3 by positioning a jumper between jumpers 22-24 for a high logic level and between jumpers 23-24 for a low logic level. Figure 5 shows JP3 in the two configuration modes for the RESET signal.

| 40 |         | 39 | 40   |           | 39  |
|----|---------|----|------|-----------|-----|
| 38 |         | 37 | 38   |           | 37  |
| 36 |         | 35 | 36   |           | 35  |
| 34 |         | 33 | 34   |           | 33  |
| 32 |         | 31 | 32   |           | 31  |
| 30 |         | 29 | 30   |           | 29  |
| 28 |         | 27 | 28   |           | 27  |
| 26 |         | 25 | 26   |           | 25  |
| 24 |         | 23 | 24   |           | 23  |
| 22 |         | 21 | 22   |           | 21  |
| 20 |         | 19 | 20   |           | 19  |
| 18 |         | 17 | 18   |           | 17  |
| 16 |         | 15 | 16   |           | 15  |
| 14 |         | 13 | 14   |           | 13  |
| 12 |         | 11 | 12   |           | 11  |
| 10 |         | 9  | 10   |           | 9   |
| 8  |         | 7  | 8    |           | 7   |
| 6  |         | 5  | 6    |           | 5   |
| 4  |         | 3  | 4    |           | 3   |
| 2  |         | 1  | 2    |           | 1   |
| Lo | ogic Hi | gh | L    | ogic Lo   | W   |
|    |         |    | UGOO | 04 05 030 | 100 |

Figure 5: JP3 Configuration Settings for the Tutorial RESET Function

## Conclusion

This board has been designed to demonstrate the CoolRunner's low power capabilities. Xilinx CoolRunner CPLDs are the perfect solution for low power applications. This CoolRunner XPLA3 Development Kit is an excellent tool to assist the designer with CoolRunner training, prototyping, and power demonstrations.

|  | Table 5: | Xilinx | Web | Site | Links |
|--|----------|--------|-----|------|-------|
|--|----------|--------|-----|------|-------|

| Web Link          | URL                                           |
|-------------------|-----------------------------------------------|
| WebPACK           | http://www.xilinx.com/sxpresso/webpack.htm    |
| Watch Tutorial    | http://www.xilinx.com/apps/epld.htm#tutorials |
| Application Notes | http://www.xilinx.com/apps/appsweb.htm        |



Figure 6: CoolRunner XPLA3 Development Kit Schematic