

## High-Performance 16-Point Complex FFT/IFFT V2.0

July 5 2000

**Product Specification** 

# **XILINX**

Xilinx, Inc. 2100 Logic Drive San Jose, CA 95124 Phone: +1 408-559-7778 FAX: +1 408-559-7114 Email: coregen@xilinx.com URL: http://www.xilinx.com/ipcenter

## 1 Features

- Drop-in module for Virtex<sup>™</sup>-II FPGAs
- High-performance 16-point complex FFT and inverse FFT (IFFT)
- 16-bit complex input and output data
- 2's complement arithmetic
- Parallel architecture provides a new output sample on every clock
- Input data can be continuously streamed into the core
- Naturally ordered input and output data
- High performance and density guaranteed through Relational Placed Macro (RPM) mapping and placement technology
- Incorporates Xilinx Smart-IP technology for maximum performance
- To be used with version 2.1i or later of the Xilinx CORE Generator System

## 2 General Description

The vFFT16v2 fast Fourier transform (FFT) Core employs a radix-4 Cooley-Tukey [1] algorithm to compute the discrete Fourier transform (DFT), or inverse DFT, of a complex data vector. The input data is a vector of 16 complex values represented as 16-bit 2's complement numbers – 16-bits for each of the real and imaginary component of an input data sample.

### 3 Theory of Operation

The discrete Fourier transform (DFT) X(k), k = 0, ..., N-1 of a sequence x(n), n = 0, ..., N-1 is defined as

$$X(k) = \sum_{n=0}^{N-1} x(n) e^{-jnk 2p / N} \quad k = 0, \dots, N-1$$
(1)

where *N* is the transform size and  $j = \sqrt{-1}$ . The *fast Fourier transform (FFT)* is a computationally efficient algorithm for computing a DFT.

The Xilinx 16-point transform engine employs a Cooley-Tukey radix-4 decimation-in-frequency (DIF) FFT [1] to compute the DFT of a complex sequence. In general, this algorithm requires the calculation of columns or *ranks* of radix-4 butterflies. These radix-4 butterflies are sometimes referred to as *dragonflies*. Each processing rank consists of N/4 dragonflies. For N=16 there are 2 dragonfly ranks, with each rank comprising 4 dragonflies.

The FFT processor input-data for the Core is a vector of 16 complex samples. The real and imaginary components of each sample are represented as 16-bit 2's complement numbers. The data input and output buffers are stored internally within the FPGA. The phase factors used in the FFT calculation are generated within the Core. Like the input-data, the phase factors are kept to a precision of 16 bits. The complex output samples are also defined with 16 bits of precision for each of the real and imaginary components.

### 4 Finite Word Length Considerations

The radix-4 FFT algorithm processes an array of data by successive passes over the array. On each pass, the algorithm performs dragonflies, each dragonfly picking up four complex numbers and returning four complex numbers to the same addresses but in a different memory bank. The numbers returned to memory by the processor are larger than the numbers picked from memory. A strategy must be employed to accommodate this dynamic range expansion. A full explanation of scaling strategies and their implications is beyond the scope of this document, the reader is referred to several documents available in the open literature [2] [3] that discuss this topic.

The Xilinx 16-point FFT Core scales dragonfly results by a factor of 4 (or 2 bits) on each processing pass. The *SCALE\_MODE* pin can be used to force an additional scaling by one bit on the first processing pass only. The scaling results in the final output sequence being modified by the factor 1/16 when *SCALE\_MODE=0* and 1/32 when *SCALE\_MODE=1*. Formally, the output

sequence X'(k), k = 0, ..., N-1 computed by the Core (when FWD\_INV=1) is defined by Eq. (3)

$$X'(k) = \frac{1}{sN} X(k) = \frac{1}{sN} \sum_{n=0}^{N-1} x(n) e^{-jnk 2p / N} \quad k = 0, \dots, N-1$$
(3)

where s=1 when SCALE\_MODE=0 and s=2 when SCALE\_MODE=1. The SCALE\_MODE pin can be used for both the forward and inverse FFT modes of operation.

The vfft16v2 core also computes the IFFT according to the following defining equation

$$x(n) = \frac{1}{sN} \sum_{k=0}^{N-1} X(k) e^{j2pnk/N} \quad n = 0, 1, \dots, N-1$$
(2)

The in-built scaling in the core accounts for the 1/N scale factor in front of the summation in Eq. (2). When  $SCALE\_MODE=1$ , an additional scaling by a factor of  $\frac{1}{2}$  will be scheduled in the core. The additional scaling by 1 bit is inserted during the memory write operation of the first of the 2 processing phases.

# 5 Pinout

The Core symbol is shown in Figure 1.



Figure 1: 16-point FFT symbol.

Table 1 defines the pin functionality.

| Signal     | Direction | Description                                                                                                                                               | Signal     | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK        | Input     | Clock input (active rising edge)                                                                                                                          | START      | Input     | FFT start control<br>(active high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RS         | Input     | Master Reset (active high)                                                                                                                                |            |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CE         | Input     | Clock enable<br>(active high)                                                                                                                             | DONE       | Output    | Transform complete<br>strobe. This signal is<br>present for one<br>clock cycle at the<br>beginning of an<br>result vector.<br>(active high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SCALE_MODE | Input     | FFT scaling control. When<br>SCALE_MODE=0 the FFT<br>output vector is scaled by<br>1/16. When SCALE_MODE=1<br>the FFT output vector is<br>scaled by 1/32. | FWD_INV    | Input     | Defines if a forward<br>(FWD_INV=1) or<br>inverse<br>(FWD_INV=0) is<br>performed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| MODE_CE    | Output    | Indicates when the FWD_INV<br>and SCALE_MODE pins are<br>sampled (active high)                                                                            | OVFLO      | Output    | Active high<br>Arithmetic overflow<br>indicator. Even<br>when employing a<br>2-bit scale factor for<br>each FFT<br>processing phase,<br>certain input signals<br>can cause arithmetic<br>overflow. This pin<br>indicates that an<br>internal arithmetic<br>overflow has been<br>generated. When<br>additional scaling is<br>employed by setting<br>SCALE_MODE=1,<br>there is no<br>possibility of<br>overflow occurring<br>and this signal will<br>not be active.<br>OVFLO is removed<br>when the core is<br>reset by asserting<br>RS, when START is<br>asserted, or at the<br>beginning of the<br>next output result<br>vector as indicated<br>by DONE. |
| DI_R[15:0] | Input     | Input databus – real<br>component                                                                                                                         | XK_R[15:0] | Output    | DFT result – real                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DI_I[15:0] | Input     | Input databus – imaginary<br>component                                                                                                                    | XK_I[15:0] | Output    | DFT result –<br>imaginary<br>component                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Table 1: 16-point FFT Core pin definitions.

# 6 Description

The 16-point FFT Core accepts naturally ordered data on the input buses *DI\_R* and *DI\_I* and performs a complex FFT or IFFT. These buses are respectively the real and imaginary components of the input sequence. Data must be supplied in a continuous stream to the Core. An internal input data memory controller orders the data into blocks to be presented to the FFT processor. Each block is 16 samples in length. When a new block is assembled it is immediately passed on to the FFT engine. The calculation of a complete FFT requires 16 clock cycles. This means that transforms are performed in a block-continuous fashion. The low processing latency allows data to be continuously streamed into the Core. The *START* signal is used to initiate the first transform. Once *START* has been asserted to begin the first transform there is no need to assert it again – the Core will perform transforms continuously once it has been started. There is an initial 82 clock cycle latency from the time *START* is asserted to the availability of the first valid output sample. This is illustrated in Figure 2.

Transforms can be computed back-to-back. The *MODE\_CE* pin indicates when the operating mode signals *FWD\_INV* and *SCALE\_MODE* are sampled by the core. This signal is useful when alternating forward and inverse FFTs are performed.

The user can elect to assert *START* at any time to re-synchronize the processor to the input data. However, this causes the internal pipeline to be flushed. The result is that each time *START* is applied, the *82* clock cycle startup latency is experienced.

Just as data is continuously streamed into the Core, DFT samples are also continuously streamed out of the Core on the  $XK_R$  and  $XK_I$  buses. These buses respectively provide the real and imaginary components of the complex output samples. The *DONE* signal identifies the start of a transform output vector. Figure 2 shows the timing relationship between *DONE* and the  $XK_R$  and  $XK_I$  buses. The DFT samples appear in natural order on the output buses starting with  $XK_R/I$  as indicated in the figure.



Figure 2: 16-point FFT core timing diagram.

### 7 Performance

The complete calculation of 1 16-point FFT requires 16 clock cycles. The transform execution time is

$$T_{\rm FFT} = \frac{16}{f_{\rm CLK}}$$

where  $f_{\rm CLK}$  is the system clock frequency. For example, for a system clock frequency of 100 MHz, the execution time is 160 ns. When the clock frequency is increased to 120 MHz the transform time is 133.33 ns.

## 8 Clock-Enable Issues

There are several issues involving the clock-enable CE pin that designers should be familiar with when developing systems with this core. CE is a high fan-out signal and should be presented to the Core via a low-skew clock buffer to achieve maximum operating frequency. Refer to the Xilinx device data book for more information on these features. The *CE* pin is a master clock enable for the entire Core. When in the inactive state (CE=0), all core operations are stalled until *CE* is re-asserted (CE=1).

# 9 Core Resource Utilization

The 16-point FFT Core occupies 1355 logic slices. The geometry of the RPM requires it to be placed in a XCV300 or larger device.

# **10 Behavioral Simulation**

Release Version 2.0 of the vfft16v2 core has VHDL behavioral model but does not include a verilog behavioral model.

### **11** Implementation

The vfft16v2 core is supplied as a group of edif netlists. The top level netlist is called *vfft16v2.edn*. All of the netlists that are delivered with the core must be present in the user's project directory. The edif netlist files are:

vfft16v2.edn xdsp\_cnt2v2. edn xdsp\_cnt4v2. edn xdsp\_cnt5v2. edn xdsp\_coss16v2. edn xdsp\_mul 16x17v2. edn xdsp\_mux2w16v2. edn xdsp\_mux2w16rv2. edn xdsp\_mux2w4v2. edn xdsp\_mux4w16rv2.edn xdsp\_radd16v2. edn xdsp\_radd16cv2.edn xdsp\_radd17v2. edn xdsp\_ramd16a4v2. edn xdsp\_reg16v2. edn xdsp\_reg16bv2.edn xdsp\_reg4v2. edn

xdsp\_rsub16v2. edn xdsp\_rsub16v2. edn xdsp\_rsub16cv2. edn xdsp\_rsub17bv2. edn xdsp\_sinn16v2. edn xdsp\_tcompw16v2. edn xdsp\_tcompw16bv2. edn xdsp\_tcompw17v2. edn xdsp\_tri gi nvv2. edn

### **12 References**

[1] J. W. Cooley and J. W. Tukey, ``An Algorithm for the Machine Calculation of Complex Fourier Series'',

Math. Comput., Vol. 10, pp. 297-301, April 1965.

[2] W. R. Knight and R. Kaiser, ``A Simple Fixed-Point Error Bound for the Fast Fourier Transform", *IEEE Trans. Acoustics, Speech and Signal Proc.,* Vol. 27, No. 6, pp. 615-620, Dec. 1979.

[3] L. R. Rabiner and B. Gold, *Theory and Application of Digital Signal Processing,* Prentice-Hall Inc., Englewood Cliffs, New Jersey, 1975.