



# UTOPIA\_L2\_TX UTOPIA Level 2 PHY Side TX Interface

January 10, 2000



# **CSELT S.p.A**

Via G. Reiss Romoli, 274 I-10148 Torino, Italy Phone: +39 011 228 7165 Fax: +39 011 228 7003 E-mail: viplibrary@cselt.it URL: www.cselt.it

# Features

- Supports Spartan, Spartan<sup>™</sup>-II, Virtex<sup>™</sup>, and Virtex<sup>™</sup>-E devices
- Protocol conversion from UTOPIA level 2, TX mode, PHY side to Pb
- Customizable VHDL source code available allowing generation of different netlist versions
- DPRAM-based internal buffering for clock decoupling
- Customized testbench for pre- and post-synthesis verification supplied with the module
- Core customization
  - Interface data width (8/16 bits)
  - Cell error detection mode (data parity, short cell, long cell)
  - Cell error management mode (no action, flag, discard)
  - Physical idle cell generation (yes/no)
  - Reset mode (synchronous /asynchronous)
  - Size of the internal buffer memory

# Applications

• Physical Layer ATM circuits

**Product Specification** 

| AllianceCORE                | T™ Facts         |                     |
|-----------------------------|------------------|---------------------|
| Core Specifics <sup>1</sup> |                  |                     |
| Supported Family            | Spartan          | Virtex              |
| Device Tested               | S20-3            | V50-6               |
| CLBs <sup>2</sup>           | 239              | 76                  |
| Clock IOBs                  | 2                | 2                   |
| IOBs <sup>3</sup>           | 41               | 41                  |
| Performance (MHz)           | 38               | 61                  |
| Xilinx Tools                | M1.5i/M2.1i      | M1.5i/M2.1i         |
| Special Features            | TBUFs,           | BlockRAM            |
|                             | SelectRAM        |                     |
| Pro                         | vided with Core  |                     |
| Documentation               |                  | User Manua          |
| Design File Formats         | EDIF netlist, 2  | XNF netlist, VHDL   |
|                             | sou              | rce available extra |
| Constraints File            | Top_U2PTX_nl.ncf |                     |
| Verification                |                  | VHDL testbench      |
| Instantiation               |                  | VHDL, Verilog       |
| Templates                   |                  |                     |
| Reference Designs &         |                  | None                |
| Application Notes           |                  |                     |
| Additional Items            |                  | None                |
| Simulation Tool Used        |                  |                     |
| Synopsys VSS                |                  |                     |

#### Support

Design and customization support provided by CSELT

Notes:

- 1. Data refer to the following customization:
  - 8-bit interface;

Data parity, short and long cell error flags;

Physical idle cell generation;

Asynchronous reset; and

- Internal buffer size = 4 ATM cells
- 2. Utilization numbers for Virtex are in CLB slices
- 3. Assuming all core I/Os (excluding N\_CTSENB) are routed off-chip



Figure 1: UTOPIA\_L2\_TX Block Diagram

# **General Description**

The UTOPIA\_L2\_TX Level 2 Interface core implements an interface between two ATM cell transfer protocols: the ATM Forum UTOPIA level 2 protocol (PHY TX side, cell level) and the Pb protocol (as defined in RACE BLNT). Either the 8-bit or the 16-bit data transmission mode can be implemented, depending on the selected customization.

The core can store a limited amount of ATM cells in a local buffer for clock decoupling purposes. Besides, it can handle cell length errors and/or parity errors in the cell data in accordance with a customizable error handling mode; one out of three different handling modes (no action, flag, discard) can be implemented.

The Absolute Maximum ratings, Operating Conditions, DC Electrical Specifications and Capacitances depend on the Xilinx device selected for implementation and can be retrieved in the corresponding Xilinx datasheet.

# **Functional Description**

The internal architecture of the UTOPIA\_L2\_TX core is shown in Figure 1. A brief description of the operation of each module follows.

#### **Input State Machine**

The Input State Machine handles the UTOPIA level 2 PHY TX interface and the write port of the DPRAM cell buffer. Besides, it performs cell integrity controls and flags or dis-

cards faulty cells in accordance with the error handling policy set for the core implementation.

It has to be pointed out that only short cells and cells with data parity errors can be discarded, while long cells cannot. The above happens because a received cell becomes available to the output interface as soon as the last valid cell byte/word is received. So, the first extra byte/word of a long cell could be received when the corresponding cell is already being output – or, even, has already been completely output. For the same reason, long cell error flags are not forwarded to the Output Error Flag Generation Logic.

#### **Output State Machine**

The Output State Machine handles the Pb output interface and the read port of the DPRAM cell buffer. It also controls the timing of the output interface error flags and the output of idle cells when no data are available in the internal DPRAM buffer (if the above options have been selected for implementation).

If the short cell discard option is not implemented, short cells are completed with unpredictable data. Long cells are always truncated.

#### Internal Buffer Write/Read Address Management Logic

The Address Management modules handle the generation of the read and write addresses of the DPRAM cell buffer. The cell buffer is structured as a paged memory; the memory page size is one ATM cell (53 bytes in 8 bit mode, 54 bytes in 16 bit mode). The Address Management modules exchange information about the page being read/written, that is used by the Input and Output State Machines to detect the buffer full and empty status.

Since Write and Read Address Management logic are clocked by different clocks, dual-rank synchronizers are used to decouple the connections between them. Also, the page address counters are implemented as Gray counters to avoid race conditions.

#### Input Error Flag Generation Logic

The Input Error Flag Generation Logic handles the output of the error flags generated by the input interface. Input error flags are raised as soon as the error condition causing them occurs, and last for one input clock cycle.

#### **Output Error Flag Generation Logic**

The Output Error Flag Generation Logic stores the error flags generated by the input interface. Output error flags are raised when the first byte/word of the corresponding cell is output, and last till the end of the cell. Only short cell errors and data parity errors are stored (see the Input State Machine description for details).

#### Internal DPRAM Buffer

The internal DPRAM buffer is a dual port RAM in which cell data are stored. The buffer memory implementation depends on both the device family (DPRAM primitive size is 16 bits for Spartan SelectRAM and 4 Kbits for Virtex Block-RAM) and on the value of the NPAGES generic parameter set for the desired implementation.

#### Idle Cell Data Generation Logic

The Idle Cell Data Generation logic is a state machine that generates on command the data corresponding to an idle cell for the ATM physical layer, as specified in the ITU-T I-432 recommendation. Physical layer idle cells are used to ensure stream continuity in cell based data transmission, and must be removed by the receiver end of the physical link.

# **Pinout**

The pinout of this core has not been fixed to a specific FPGA I/O allowing flexibility with a user's application. Signal names are shown in the block diagram in Figure 1 and described in Table 1.

#### **Table 1: Core Signal Pinout**

| Signal                | Signal<br>Direction | Description                                            |  |  |
|-----------------------|---------------------|--------------------------------------------------------|--|--|
| UTOPIA Interface      |                     |                                                        |  |  |
| TXCLAV                | Output              | Cell available flag;<br>three-state                    |  |  |
| TXADDR[4:0]           | Input               | Address bus                                            |  |  |
| TXENB                 | Input               | Transmission enable                                    |  |  |
| TXDATA[7:0]           | Input               | Data; 8/16 bits port<br>size based on<br>DMODE generic |  |  |
| TXPRTY                | Input               | Data parity                                            |  |  |
| TXSOC                 | Input               | Start of cell flag                                     |  |  |
| TXCLK                 | Input               | Data clock                                             |  |  |
| Pb Interface          |                     |                                                        |  |  |
| PBCLK_OUT             | Output              | Data clock                                             |  |  |
| PBDATA_OUT[7:0]       | Output              | Data; 8/16 bits port<br>size based on<br>DMODE generic |  |  |
| PBCS_OUT              | Output              | Start of cell flag                                     |  |  |
| PBDMASK_OUT           | Output              | Data mask                                              |  |  |
| Control and Status    | Ports               |                                                        |  |  |
| DPERR                 | Output              | Data parity error flag<br>(UTOPIA interface)           |  |  |
| LCERR                 | Output              | Long cell error flag<br>(UTOPIA interface)             |  |  |
| SCERR                 | Output              | Short cell error flag<br>(UTOPIA interface)            |  |  |
| N_CTSENB              | Output              | TXCLAV output en-<br>able, Active Low                  |  |  |
| ADDR[4:0]             | Input               | UTOPIA port address                                    |  |  |
| PBDPERR               | Output              | Data parity error flag<br>(Pb interface)               |  |  |
| PBSCERR               | Output              | Short cell error flag<br>(Pb interface)                |  |  |
| PBENB                 | Input               | Pb interface output enable                             |  |  |
| Clock and Reset Ports |                     |                                                        |  |  |
| N_TXRST               | Input               | Reset (TXCLK clock)                                    |  |  |
| PBCLK_IN              | Input               | Pb data clock input                                    |  |  |
| N_PBRST               | Input               | Reset (PBCLK_IN clock)                                 |  |  |

#### Table 2: Core Parameters (VHDL Generics)

| Parameter | Description                                     |
|-----------|-------------------------------------------------|
| DMODE     | Data transfer mode (8/16 bit)                   |
| ERRCHECK  | Data error check configuration                  |
| IDLEGEN   | Idle cell generation mode(active/inac-<br>tive) |
| NPAGES    | Internal buffer depth (cells)                   |
| RSTMODE   | Reset mode (synchronous/asynchro-<br>nous)      |

# **Core Modifications**

CSELT provides netlist customized to the user's requirements. The UTOPIA\_L2\_TX core source code is parametric. Parameters shown in Table 2 are implemented as a set of generics in the synthesizable VHDL source code of the core. These parameters allow the user to specify some architectural and functional features, so as to adapt the netlist to a specific design or application.

# **Verification Methods**

Extensive functional (pre-synthesis) and timing (post-synthesis) simulation has been performed for different values of the core parameters, using the Synopsys VSS simulator. Simulation scenarios (including data and command files) and parametric test bench used for design verification are provided with the core.

The parametric test bench is composed of a programmable ATM cell generator with UTOPIA level 2 interface, ATM side. The generated cell stream is customized; cell generation commands are read from a text file. Cell stream customizing includes header data, (random or user-defined), payload data (random, counter, fixed or user-defined), period and size of transmission holes, error injection (data errors, cell length errors).

# Recommended Design Experience

Experience with the Xilinx design flow and ATM transmission system design is recommended to the users of the netlist version of the core. For the source code version, users should also be familiar with the Synopsys FPGA synthesis tools (VHDL Compiler, FPGA Compiler) and simulator (VSS).

# **Ordering Information**

The UTOPIA\_L2\_TX core is provided under license by CSELT S.p.A for use in Xilinx programmable logic devices. Please contact CSELT S.p.A for information about pricing, terms and conditions of sale.

CSELT S.p.A. reserves the right to change any specification detailed in this document at any time without notice, and assumes no responsibility for any error in this document.

All trademarks, registered trademarks, or servicemarks are property of their respective owners.

# **Related Information**

A copy of the interface specification is available at the ATM Forum web site:

ftp.atmforum.com/pub/approved-specs/af-phy-0039.000.pdf

#### Xilinx Programmable Logic

For information on Xilinx programmable logic or development system software, contact your local Xilinx sales office, or:

Xilinx, Inc. 2100 Logic Drive San Jose, CA 95124 Phone: +1 408-559-7778 Fax: +1 408-559-7114 URL: www.xilinx.com

For general Xilinx literature, contact:

| Phone:  | +1 800-231-3386 (inside the US)  |
|---------|----------------------------------|
|         | +1 408-879-5017 (outside the US) |
| E-mail: | literature@xilinx.com            |

For AllianceCORE<sup>™</sup> specific information, contact:

| Phone:  | +1 408-879-5381                                           |
|---------|-----------------------------------------------------------|
| E-mail: | alliancecore@xilinx.com                                   |
| URL:    | www.xilinx.com/products/logicore/alliance/<br>tblpart.htm |

# UTOPIA\_L2\_TX

To: CSELT S.p.A FAX: +39 011 228 7003 E-mail: viplibrary@cselt.it

CSELT configures and ships Xilinx netlist versions of the UTOPIA\_L2\_TX core customized to your specification. Please fill out and fax this form so that CSELT can respond with an appropriate quotation that includes performance and density metrics for the target Xilinx FPGA.

1. Data transfer mode (8 bit / 16 bit):

Flag cells with data parity errors? \_\_\_\_\_

3. Discard cells with data parity errors?

#### Implementation Issues

| Company:                                                                     |
|------------------------------------------------------------------------------|
| Address:                                                                     |
| City,State,Zip:                                                              |
| Country:                                                                     |
| Phone:                                                                       |
| FAX:                                                                         |
| E-mail:                                                                      |
|                                                                              |
| Business Issues                                                              |
| 1. Indicate timescales of requirement:                                       |
| date for decision                                                            |
| date for placing order<br>date of delivery                                   |
|                                                                              |
| 2. Indicate your area of responsibility:                                     |
| decision maker                                                               |
| budget holder                                                                |
| recommender                                                                  |
| 3. Has a budget been allocated for the purchase?                             |
| Yes No                                                                       |
| 4. What volume do you expect to ship of the product that will use this core? |
| 5. What major factors will influence your decision?                          |
| cost<br>customization                                                        |
|                                                                              |

From:

6. Flag long cells?

6. Are you considering any other solutions? \_\_\_\_\_

implementation size

testing

7. Discard long cells (when possible)?

4. Flag short cells?\_\_\_\_\_

5. Discard short cells?

- 8. Internal buffer depth (cells):
- 9. Idle cell generation required?
- 10. Reset mode (sync/async):