

# Reclaiming XPLA1 ISP with V<sub>PP</sub> Bulk Erase

## Summary

This document provides a description of how to perform a  $V_{PP}$  mode bulk erase of an XPLA1 CPLD. This procedure requires that a supervoltage be applied to the  $V_{PP}$  pin, and that several other pins be manipulated in order to successfully erase the device.

## Introduction

In-System Programmable devices span the density range from small PLDs (such as 22v10s) to FPGAs with hundreds of I/O pins. JTAG configurable programmable logic requires the use of four dedicated pins (sometimes five, if TRESET is used) to implement the control and data shifting that is required to correctly program any device. While this "pin cost" is not much of a burden for devices with hundreds of pins, lower density devices may find themselves I/O restricted and the use of four I/O pins for JTAG functions may seem like a large imposition on pin availability.

XPLA1 ISP devices have the ability to assign I/O signals to these JTAG pins, however doing so will remove the access to the TAP controller which shuts down the port and renders the ISP functions useless. Any XPLA1 ISP devices that have had a bulk erase performed (which is how all XPLA1 CPLDs are shipped) will have the JTAG port enabled as a default state. User created JEDEC files for these devices leave the ISP pins enabled; a user has to consciously force the TAP controller off in order to reclaim the JTAG pins for I/O use. A JEDEC file that assigns signals to the JTAG pins may be downloaded via ISP one time; the loading of this file onto a CPLD will turn off the ISP port as described above. Once the ISP function is turned off, it will fail to be recognized in an ISP chain or as a single ISP device.

Reclamation of the ISP functionality has typically been accomplished by removal of the device form the PCB and then performing a manufacturing bulk erase ( $V_{PP}$  Mode) on a stand-alone programming device. However, there is a technique which may be used to perform this same bulk erase while the device is still on the PCB which involves the application of a supervoltage, and the manipulation of some of the I/O pins. This technique and the identification of the necessary control pins will be covered in detail in this document.

## **Overview**

The bulk erase procedure may only be performed on a device that has been properly powered up; the device must have had a monotonic  $V_{CC}$  ramp and the power supply must be of low enough impedance to provide the necessary inrush current for startup (typically 50 to 100 mA for 20  $\mu$ s). Once the device is powered up, a manufacturing bulk erase requires that a supervoltage be applied to the  $V_{PP}$  pin, and that the control pins P/E, VFY, SDIN, STR, and SCLK be manipulated with attention to required timing. It is critical that designers pay close attention to the manipulation of the control pins and especially the  $V_{PP}$  pin. Signal contention or

#### **Special Note:**

Because of the unusual technique described in this application note, signal contention and/or overvoltage damage is possible; users must proceed with caution and at their own risk. Xilinx does not state nor imply any warranty associated with this technique, and is not responsible for damage that may result due to the implementation of this technique.

© 2000 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners.

#### Reclaiming XPLA1 ISP with VPP Bulk Erase

overvoltage damage is likely; users must proceed with caution. Refer to Figure 1 for a waveform diagram, and Table 1 for timing information.



Figure 1: Bulk Erase Waveform Diagram

Table 1: Bulk Erase Timing Delays

| Symbol | Delay (min) |
|--------|-------------|
| TD1    | 100 μs      |
| TD2    | 2 µs        |
| TD3    | 100 ms      |

#### **Special Note:**

Because of the unusual technique described in this application note, signal contention and/or overvoltage damage is possible; users must proceed with caution and at their own risk. Xilinx does not state nor imply any warranty associated with this technique, and is not responsible for damage that may result due to the implementation of this technique.

🔰 XILINX®

This product has been discontinued. Please see <u>www.xilinx.com/partinfo/notify/pdn0007.htm</u> for details.

Reclaiming XPLA1 ISP with V<sub>PP</sub> Bulk Erase

# Pin Identification

Pin identification is not specified for manufacturing control pins in the standard datasheet; the pin assignments for the pins required for Bulk Erase are called out in Table 2. It is important to note that pin compatibility (manufacturing control pins) may not exist for devices of different densities who share a common package.

| Table . | 2: | Pin | Assignments | for | V <sub>PP</sub> | Bulk | Erase |
|---------|----|-----|-------------|-----|-----------------|------|-------|
|---------|----|-----|-------------|-----|-----------------|------|-------|

| Part                                   | Package  | Pin Number                                                                          |
|----------------------------------------|----------|-------------------------------------------------------------------------------------|
| XCR5032C/N<br>XCR3032C/N<br>XCR3032A/D | 44 PLCC  | V <sub>PP</sub> = 1<br>STR = 2<br>VFY = 4<br>P/E = 5<br>SDIN = 7<br>SCLK = 32       |
| XCR5032C/N<br>XCR3032C/N<br>XCR3032A/D | 44 TQFP  | V <sub>PP</sub> = 39<br>STR = 40<br>VFY = 42<br>P/E = 43<br>SDIN = 1<br>SCLK = 26   |
| XCR5064C/N<br>XCR3064A/D               | 44 PLCC  | V <sub>PP</sub> = 1<br>STR = 2<br>VFY = 4<br>P/E = 6<br>SDIN = 7<br>SCLK = 32       |
| XCR5064C/N<br>XCR3064A/D               | 44 TQFP  | V <sub>PP</sub> = 39<br>STR = 40<br>VFY = 42<br>P/E = 44<br>SDIN = 1<br>SCLK = 26   |
| XCR5064C/N<br>XCR3064A/D               | 100 TQFP | V <sub>PP</sub> = 89<br>STR = 90<br>VFY = 92<br>P/E = 98<br>SDIN = 4<br>SCLK = 62   |
| XCR3064A/D                             | 56 LFGBA | V <sub>PP</sub> = C6<br>STR = C5<br>VFY = C4<br>P/E = A2<br>SDIN = C1<br>SCLK = F10 |

#### Special Note:

Because of the unusual technique described in this application note, signal contention and/or overvoltage damage is possible; users must proceed with caution and at their own risk. Xilinx does not state nor imply any warranty associated with this technique, and is not responsible for damage that may result due to the implementation of this technique.

#### Reclaiming XPLA1 ISP with V<sub>PP</sub> Bulk Erase

| Part                               | Package  | Pin Number                                                                            |
|------------------------------------|----------|---------------------------------------------------------------------------------------|
| XCR5128<br>XCR3128                 | 84 PLCC  | V <sub>PP</sub> = 1<br>STR = 2<br>VFY = 4<br>P/E = 10<br>SDIN = 14<br>SCLK = 62       |
| XCR5128<br>XCR3128                 | 100 PQFP | V <sub>PP</sub> = 91<br>STR = 92<br>VFY = 94<br>P/E = 1<br>SDIN = 6<br>SCLK = 64      |
| 5128<br>3128<br>5128C/N<br>3128A/D | 100 TQFP | V <sub>PP</sub> = 89<br>STR = 90<br>VFY = 92<br>P/E = 99<br>SDIN = 4<br>SCLK = 62     |
| 5128<br>3128<br>5128C/N<br>3128A/S | 128 LQFP | V <sub>PP</sub> = 116<br>STR = 117<br>VFY = 119<br>P/E = 127<br>SDIN = 8<br>SCLK = 82 |
| 5128<br>3128                       | 160 PQFP | V <sub>PP</sub> = 141<br>STR = 142<br>VFY = 144<br>P/E = 152<br>SDIN = 9<br>SCLK = 99 |

#### Table 2: Pin Assignments for V<sub>PP</sub> Bulk Erase

## **V<sub>PP</sub>** Information

The V<sub>PP</sub> voltage that must be applied to perform this procedure is nominally 12V DC with a deviation of ±0.25V. The power supply for V<sub>PP</sub> must be capable of sourcing this potential at a load of 25 mA. For all XPLA1 devices, the nominal V<sub>PP</sub> value is 12V. When V<sub>PP</sub> is applied to the device, internal circuitry senses this condition and places all of the I/O signals into 3-state.

## Conclusion

Xilinx does not recommend this procedure be implemented as part of standard design technique, because of the risks associated with placing a supervoltage onto a system board. If an end user has inadvertently or purposely turned off the ISP port on an XPLA1 device, it is possible to perform an erase of the part (and thereby reclaiming the TAP port) without removing the part from the PCB for erasure on a stand alone programmer.

#### **Special Note:**

Because of the unusual technique described in this application note, signal contention and/or overvoltage damage is possible; users must proceed with caution and at their own risk. Xilinx does not state nor imply any warranty associated with this technique, and is not responsible for damage that may result due to the implementation of this technique.

This product has been discontinued. Please see <a href="http://www.xilinx.com/partinfo/notify/pdn0007.htm">www.xilinx.com/partinfo/notify/pdn0007.htm</a> for details. Reclaiming XPLA1 ISP with V<sub>PP</sub> Bulk Erase

# Revision History

The following table shows the revision history for this document.

| Date     | Version | Revision                      |
|----------|---------|-------------------------------|
| 2/18/00  | 1.0     | Initial release.              |
| 10/09/00 | 1.1     | Added Discontinuation Notice. |

### **Special Note:**

Because of the unusual technique described in this application note, signal contention and/or overvoltage damage is possible; users must proceed with caution and at their own risk. Xilinx does not state nor imply any warranty associated with this technique, and is not responsible for damage that may result due to the implementation of this technique.